get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/126814/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 126814,
    "url": "https://patches.dpdk.org/api/patches/126814/?format=api",
    "web_url": "https://patches.dpdk.org/project/dpdk/patch/20230511075504.664871-4-dongzhou@nvidia.com/",
    "project": {
        "id": 1,
        "url": "https://patches.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20230511075504.664871-4-dongzhou@nvidia.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20230511075504.664871-4-dongzhou@nvidia.com",
    "date": "2023-05-11T07:55:04",
    "name": "[v1,3/3] net/mlx5/hws: add support for infiniband BTH match",
    "commit_ref": null,
    "pull_url": null,
    "state": "superseded",
    "archived": true,
    "hash": "ec6b8aa7de389d6c44095f69ffdc409e88981b21",
    "submitter": {
        "id": 2011,
        "url": "https://patches.dpdk.org/api/people/2011/?format=api",
        "name": "Dong Zhou",
        "email": "dongzhou@nvidia.com"
    },
    "delegate": {
        "id": 319,
        "url": "https://patches.dpdk.org/api/users/319/?format=api",
        "username": "fyigit",
        "first_name": "Ferruh",
        "last_name": "Yigit",
        "email": "ferruh.yigit@amd.com"
    },
    "mbox": "https://patches.dpdk.org/project/dpdk/patch/20230511075504.664871-4-dongzhou@nvidia.com/mbox/",
    "series": [
        {
            "id": 27973,
            "url": "https://patches.dpdk.org/api/series/27973/?format=api",
            "web_url": "https://patches.dpdk.org/project/dpdk/list/?series=27973",
            "date": "2023-05-11T07:55:01",
            "name": "add support for infiniband BTH match",
            "version": 1,
            "mbox": "https://patches.dpdk.org/series/27973/mbox/"
        }
    ],
    "comments": "https://patches.dpdk.org/api/patches/126814/comments/",
    "check": "fail",
    "checks": "https://patches.dpdk.org/api/patches/126814/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id C1B9B42AD3;\n\tThu, 11 May 2023 09:56:44 +0200 (CEST)",
            "from mails.dpdk.org (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id B2CAF42D5E;\n\tThu, 11 May 2023 09:56:44 +0200 (CEST)",
            "from NAM10-DM6-obe.outbound.protection.outlook.com\n (mail-dm6nam10on2082.outbound.protection.outlook.com [40.107.93.82])\n by mails.dpdk.org (Postfix) with ESMTP id 0CB7142D5D\n for <dev@dpdk.org>; Thu, 11 May 2023 09:56:43 +0200 (CEST)",
            "from BN0PR07CA0003.namprd07.prod.outlook.com (2603:10b6:408:141::15)\n by CH2PR12MB4117.namprd12.prod.outlook.com (2603:10b6:610:ae::13)\n with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.20; Thu, 11 May\n 2023 07:56:41 +0000",
            "from BN8NAM11FT049.eop-nam11.prod.protection.outlook.com\n (2603:10b6:408:141:cafe::d9) by BN0PR07CA0003.outlook.office365.com\n (2603:10b6:408:141::15) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.21 via Frontend\n Transport; Thu, 11 May 2023 07:56:41 +0000",
            "from mail.nvidia.com (216.228.117.160) by\n BN8NAM11FT049.mail.protection.outlook.com (10.13.177.157) with Microsoft SMTP\n Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id\n 15.20.6387.21 via Frontend Transport; Thu, 11 May 2023 07:56:40 +0000",
            "from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com\n (10.129.200.66) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.5; Thu, 11 May 2023\n 00:56:23 -0700",
            "from nvidia.com (10.126.231.37) by rnnvmail201.nvidia.com\n (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.37; Thu, 11 May\n 2023 00:56:21 -0700"
        ],
        "ARC-Seal": "i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none;\n b=WG1FRhImVlhuzDeKFJJ+zBuYcDZ9XDPbohdgfTTIEzKsEbUB4wIXcd6Ai5IxPvPZq6Gz05/C+mogQla7qUeVPpPAgzMk2X31lK+oyBSaJ5dhXJADk955jz7gGa7ZwYlChiVq3PhmXDS5u1OBFdSpVCY6ToPON46yxGfMBAQOt1sJUgsPJhKnK75hYAGyLyf5bp+ndi5rpND5Hwe8Noffal8UIYoC3iFVag3UMVeF9r80LkSqNFTt8JoYHU/CGUxY9fsNBEslTBUsEh6A51yrNV0OmuJxfmBjSrKIW7+tUgp/BoLH7J85XLhO+bazij0IsC7nhvUTrIp8AYh0wmDxtg==",
        "ARC-Message-Signature": "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector9901;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1;\n bh=etkWcloWFua9mFw73zisFPXlitZ+jq09qBEQHmhX2l4=;\n b=RInxXuZCCFQlsXJisRjrMxIeUmXe03C5VSjqWRlSCcE5b9gNAFL+J8DyIVoJUH1B0nql08+9A5rBX7Uv/eD8QwNbMQmMvoJJRzwhvxUAHi4op8lnoTYdsBeWZPJl7MzDL4uON8bSHHYQPnnk/kSSh9TS26wLjktHytPbIYpoEcaTCvPKxQWrbn5AVQR+7WYAPtT2XdrYAm7ixt2vNyhpw9NBaUoODEmNE3P1dz1gjmnV2dQJheoJbUdF/B4PMW9IL9ir8O2wSkhE9SwY2Vls4mKGm8qBYnYXl07EdtCY5FnxH/1mqMuC/yRkbjMCVpmVHcUSuy77J48EO532YiGoEQ==",
        "ARC-Authentication-Results": "i=1; mx.microsoft.com 1; spf=pass (sender ip is\n 216.228.117.160) smtp.rcpttodomain=monjalon.net smtp.mailfrom=nvidia.com;\n dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com;\n dkim=none (message not signed); arc=none",
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=etkWcloWFua9mFw73zisFPXlitZ+jq09qBEQHmhX2l4=;\n b=GAA8swj6IXJN2++Hx55mYlLysz6/YM/XH9osbBDaMSoHVw1eRQV6FHbes9raXbdK4N9VOdzdGMPxFE6CIoVdcWbmX7k8VbD7W5+Pj96+h0KGTeFrfbcFp2mPTSpQgNhY86l4XGQB+PG/HoqVCASRu42Vjqaq+1cw/q0XCVNaSQNFNiQOulOVWSLoaF+/H48BO+rKq6ItHA2MUhbih7KmL2unQ8m8gzHlgBfJgPoDsH2vfkziUAmGOGjdUTcLcsHpiJ2+qAq40dCSPkNlINMRcd42Bk+m/HTUrspG2QGZ4XAU49fNqqvEVp3jvP476wPH+87Insic+52AmDaPWryUGg==",
        "X-MS-Exchange-Authentication-Results": "spf=pass (sender IP is 216.228.117.160)\n smtp.mailfrom=nvidia.com;\n dkim=none (message not signed)\n header.d=none;dmarc=pass action=none header.from=nvidia.com;",
        "Received-SPF": "Pass (protection.outlook.com: domain of nvidia.com designates\n 216.228.117.160 as permitted sender) receiver=protection.outlook.com;\n client-ip=216.228.117.160; helo=mail.nvidia.com; pr=C",
        "From": "Dong Zhou <dongzhou@nvidia.com>",
        "To": "<orika@nvidia.com>, <viacheslavo@nvidia.com>, <thomas@monjalon.net>,\n \"Matan Azrad\" <matan@nvidia.com>",
        "CC": "<dev@dpdk.org>, <rasland@nvidia.com>",
        "Subject": "[PATCH v1 3/3] net/mlx5/hws: add support for infiniband BTH match",
        "Date": "Thu, 11 May 2023 10:55:04 +0300",
        "Message-ID": "<20230511075504.664871-4-dongzhou@nvidia.com>",
        "X-Mailer": "git-send-email 2.27.0",
        "In-Reply-To": "<20230511075504.664871-1-dongzhou@nvidia.com>",
        "References": "<20230511075504.664871-1-dongzhou@nvidia.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Content-Type": "text/plain",
        "X-Originating-IP": "[10.126.231.37]",
        "X-ClientProxiedBy": "rnnvmail203.nvidia.com (10.129.68.9) To\n rnnvmail201.nvidia.com (10.129.68.8)",
        "X-EOPAttributedMessage": "0",
        "X-MS-PublicTrafficType": "Email",
        "X-MS-TrafficTypeDiagnostic": "BN8NAM11FT049:EE_|CH2PR12MB4117:EE_",
        "X-MS-Office365-Filtering-Correlation-Id": "f37aac97-a150-437a-b9ce-08db51f54145",
        "X-LD-Processed": "43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr",
        "X-MS-Exchange-SenderADCheck": "1",
        "X-MS-Exchange-AntiSpam-Relay": "0",
        "X-Microsoft-Antispam": "BCL:0;",
        "X-Microsoft-Antispam-Message-Info": "\n p24uv60XP8KtGmJ3UJcM6zvAcT5ncz6AjUW22Vc+Q6RN598Qqy6DoTFOLf3Z2Oaq4WdaKUuHPIaRwsYwsrbhV3T6dn0KdineAdYg02e5FMO+L0WpCEy2DMJm/CzPXNmFSG8ayliQ+b8SLwkE8eWG/zoS8Lng8cr7YUIsDVhVEPLCWSe2+IJfeTMJkviE1pEheA6WWhilskYXZ0yFwicFjXGsAmwolnbHR2dFewyztGE0Na1XXN05k+vOLCEe9te+OJotUfE4ZLHINJ5gw3F9DOcyogdRMsrbyVWU9/h56lxzEpM2kvOp+AI2cvMZkGZHrEvcwpzkdXJCEOaZF6WlF5f0eJWMk20GIqD/qLQVWoXcKU8JPx3sKUaLKN8inHojn9gE97OTJUnMGIeunDDBXjfIOpMTEIKr2DrHWJKUv7ts+JXBqf5AF8QPLufpkyQtPhU7ZrY7kTnv0L7RG03JSKApiUtbU9sGlZkvlHzC1TP4LBFEkifHvmQIm2NJpY3CrC8ntRJglH/SsKnlz147oAXI19JN1FJ7lAy3YiJSAMn4MR/hqGBrJGsXsC6RyTxfdrVQ6Iyb5/pYQmf4ojvqVfIxNBarRuyV7spdtitTaEBigcCcFtuGc6iv/cRYImnxoiZ51UsynT87MI6IzA2EqGegDr5zCctsHPkomYgdrFqZSA0RnD8Uu382WcZXYGiWsBddyukNFML12gO0ErEVcph3DhOjOODp/LVIy+0fR1iqOOrbbBN4QwdNmjsBgqkC",
        "X-Forefront-Antispam-Report": "CIP:216.228.117.160; CTRY:US; LANG:en; SCL:1;\n SRV:;\n IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge1.nvidia.com; CAT:NONE;\n SFS:(13230028)(4636009)(136003)(396003)(346002)(39860400002)(376002)(451199021)(40470700004)(46966006)(36840700001)(4326008)(54906003)(110136005)(316002)(6636002)(83380400001)(82740400003)(5660300002)(36756003)(70206006)(7636003)(2906002)(47076005)(107886003)(41300700001)(7696005)(70586007)(86362001)(356005)(6666004)(36860700001)(336012)(426003)(26005)(1076003)(40460700003)(82310400005)(2616005)(8676002)(8936002)(55016003)(16526019)(186003)(6286002)(40480700001)(478600001);\n DIR:OUT; SFP:1101;",
        "X-OriginatorOrg": "Nvidia.com",
        "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "11 May 2023 07:56:40.5108 (UTC)",
        "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n f37aac97-a150-437a-b9ce-08db51f54145",
        "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a",
        "X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp": "\n TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.160];\n Helo=[mail.nvidia.com]",
        "X-MS-Exchange-CrossTenant-AuthSource": "\n BN8NAM11FT049.eop-nam11.prod.protection.outlook.com",
        "X-MS-Exchange-CrossTenant-AuthAs": "Anonymous",
        "X-MS-Exchange-CrossTenant-FromEntityHeader": "HybridOnPrem",
        "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "CH2PR12MB4117",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org"
    },
    "content": "This patch adds support to match opcode and dst_qp fields in\ninfiniband BTH. Currently, only the RoCEv2 packet is supported,\nthe input BTH match item is defaulted to match one RoCEv2 packet.\n\nSigned-off-by: Dong Zhou <dongzhou@nvidia.com>\n---\n drivers/net/mlx5/hws/mlx5dr_definer.c | 76 ++++++++++++++++++++++++++-\n drivers/net/mlx5/hws/mlx5dr_definer.h |  2 +\n drivers/net/mlx5/mlx5_flow_hw.c       |  1 +\n 3 files changed, 78 insertions(+), 1 deletion(-)",
    "diff": "diff --git a/drivers/net/mlx5/hws/mlx5dr_definer.c b/drivers/net/mlx5/hws/mlx5dr_definer.c\nindex f92d3e8e1f..1a427c9b64 100644\n--- a/drivers/net/mlx5/hws/mlx5dr_definer.c\n+++ b/drivers/net/mlx5/hws/mlx5dr_definer.c\n@@ -10,6 +10,7 @@\n #define ETH_TYPE_IPV6_VXLAN\t0x86DD\n #define ETH_VXLAN_DEFAULT_PORT\t4789\n #define IP_UDP_PORT_MPLS\t6635\n+#define UDP_ROCEV2_PORT\t4791\n #define DR_FLOW_LAYER_TUNNEL_NO_MPLS (MLX5_FLOW_LAYER_TUNNEL & ~MLX5_FLOW_LAYER_MPLS)\n \n #define STE_NO_VLAN\t0x0\n@@ -171,7 +172,9 @@ struct mlx5dr_definer_conv_data {\n \tX(SET_BE16,\tgre_opt_checksum,\tv->checksum_rsvd.checksum,\trte_flow_item_gre_opt) \\\n \tX(SET,\t\tmeter_color,\t\trte_col_2_mlx5_col(v->color),\trte_flow_item_meter_color) \\\n \tX(SET_BE32,     ipsec_spi,              v->hdr.spi,             rte_flow_item_esp) \\\n-\tX(SET_BE32,     ipsec_sequence_number,  v->hdr.seq,             rte_flow_item_esp)\n+\tX(SET_BE32,     ipsec_sequence_number,  v->hdr.seq,             rte_flow_item_esp) \\\n+\tX(SET,\t\tib_l4_udp_port,\t\tUDP_ROCEV2_PORT,\trte_flow_item_ib_bth) \\\n+\tX(SET,\t\tib_l4_opcode,\t\tv->hdr.opcode,\t\trte_flow_item_ib_bth)\n \n /* Item set function format */\n #define X(set_type, func_name, value, item_type) \\\n@@ -583,6 +586,16 @@ mlx5dr_definer_mpls_label_set(struct mlx5dr_definer_fc *fc,\n \tmemcpy(tag + fc->byte_off + sizeof(v->label_tc_s), &v->ttl, sizeof(v->ttl));\n }\n \n+static void\n+mlx5dr_definer_ib_l4_qp_set(struct mlx5dr_definer_fc *fc,\n+\t\t\t    const void *item_spec,\n+\t\t\t    uint8_t *tag)\n+{\n+\tconst struct rte_flow_item_ib_bth *v = item_spec;\n+\n+\tmemcpy(tag + fc->byte_off, &v->hdr.dst_qp, sizeof(v->hdr.dst_qp));\n+}\n+\n static int\n mlx5dr_definer_conv_item_eth(struct mlx5dr_definer_conv_data *cd,\n \t\t\t     struct rte_flow_item *item,\n@@ -2041,6 +2054,63 @@ mlx5dr_definer_conv_item_flex_parser(struct mlx5dr_definer_conv_data *cd,\n \treturn 0;\n }\n \n+static int\n+mlx5dr_definer_conv_item_ib_l4(struct mlx5dr_definer_conv_data *cd,\n+\t\t\t       struct rte_flow_item *item,\n+\t\t\t       int item_idx)\n+{\n+\tconst struct rte_flow_item_ib_bth *m = item->mask;\n+\tstruct mlx5dr_definer_fc *fc;\n+\tbool inner = cd->tunnel;\n+\n+\t/* In order to match on RoCEv2(layer4 ib), we must match\n+\t * on ip_protocol and l4_dport.\n+\t */\n+\tif (!cd->relaxed) {\n+\t\tfc = &cd->fc[DR_CALC_FNAME(IP_PROTOCOL, inner)];\n+\t\tif (!fc->tag_set) {\n+\t\t\tfc->item_idx = item_idx;\n+\t\t\tfc->tag_mask_set = &mlx5dr_definer_ones_set;\n+\t\t\tfc->tag_set = &mlx5dr_definer_udp_protocol_set;\n+\t\t\tDR_CALC_SET(fc, eth_l2, l4_type_bwc, inner);\n+\t\t}\n+\n+\t\tfc = &cd->fc[DR_CALC_FNAME(L4_DPORT, inner)];\n+\t\tif (!fc->tag_set) {\n+\t\t\tfc->item_idx = item_idx;\n+\t\t\tfc->tag_mask_set = &mlx5dr_definer_ones_set;\n+\t\t\tfc->tag_set = &mlx5dr_definer_ib_l4_udp_port_set;\n+\t\t\tDR_CALC_SET(fc, eth_l4, destination_port, inner);\n+\t\t}\n+\t}\n+\n+\tif (!m)\n+\t\treturn 0;\n+\n+\tif (m->hdr.se || m->hdr.m || m->hdr.padcnt || m->hdr.tver ||\n+\t\tm->hdr.pkey || m->hdr.f || m->hdr.b || m->hdr.rsvd0 ||\n+\t\tm->hdr.a || m->hdr.rsvd1 || !is_mem_zero(m->hdr.psn, 3)) {\n+\t\trte_errno = ENOTSUP;\n+\t\treturn rte_errno;\n+\t}\n+\n+\tif (m->hdr.opcode) {\n+\t\tfc = &cd->fc[MLX5DR_DEFINER_FNAME_IB_L4_OPCODE];\n+\t\tfc->item_idx = item_idx;\n+\t\tfc->tag_set = &mlx5dr_definer_ib_l4_opcode_set;\n+\t\tDR_CALC_SET_HDR(fc, ib_l4, opcode);\n+\t}\n+\n+\tif (!is_mem_zero(m->hdr.dst_qp, 3)) {\n+\t\tfc = &cd->fc[MLX5DR_DEFINER_FNAME_IB_L4_QPN];\n+\t\tfc->item_idx = item_idx;\n+\t\tfc->tag_set = &mlx5dr_definer_ib_l4_qp_set;\n+\t\tDR_CALC_SET_HDR(fc, ib_l4, qp);\n+\t}\n+\n+\treturn 0;\n+}\n+\n static int\n mlx5dr_definer_conv_items_to_hl(struct mlx5dr_context *ctx,\n \t\t\t\tstruct mlx5dr_match_template *mt,\n@@ -2182,6 +2252,10 @@ mlx5dr_definer_conv_items_to_hl(struct mlx5dr_context *ctx,\n \t\t\titem_flags |= MLX5_FLOW_LAYER_MPLS;\n \t\t\tcd.mpls_idx++;\n \t\t\tbreak;\n+\t\tcase RTE_FLOW_ITEM_TYPE_IB_BTH:\n+\t\t\tret = mlx5dr_definer_conv_item_ib_l4(&cd, items, i);\n+\t\t\titem_flags |= MLX5_FLOW_ITEM_IB_BTH;\n+\t\t\tbreak;\n \t\tdefault:\n \t\t\tDR_LOG(ERR, \"Unsupported item type %d\", items->type);\n \t\t\trte_errno = ENOTSUP;\ndiff --git a/drivers/net/mlx5/hws/mlx5dr_definer.h b/drivers/net/mlx5/hws/mlx5dr_definer.h\nindex 90ec4ce845..6b645f4cf0 100644\n--- a/drivers/net/mlx5/hws/mlx5dr_definer.h\n+++ b/drivers/net/mlx5/hws/mlx5dr_definer.h\n@@ -134,6 +134,8 @@ enum mlx5dr_definer_fname {\n \tMLX5DR_DEFINER_FNAME_OKS2_MPLS2_I,\n \tMLX5DR_DEFINER_FNAME_OKS2_MPLS3_I,\n \tMLX5DR_DEFINER_FNAME_OKS2_MPLS4_I,\n+\tMLX5DR_DEFINER_FNAME_IB_L4_OPCODE,\n+\tMLX5DR_DEFINER_FNAME_IB_L4_QPN,\n \tMLX5DR_DEFINER_FNAME_MAX,\n };\n \ndiff --git a/drivers/net/mlx5/mlx5_flow_hw.c b/drivers/net/mlx5/mlx5_flow_hw.c\nindex 7e0ee8d883..9381646267 100644\n--- a/drivers/net/mlx5/mlx5_flow_hw.c\n+++ b/drivers/net/mlx5/mlx5_flow_hw.c\n@@ -4969,6 +4969,7 @@ flow_hw_pattern_validate(struct rte_eth_dev *dev,\n \t\tcase RTE_FLOW_ITEM_TYPE_IPV6_ROUTING_EXT:\n \t\tcase RTE_FLOW_ITEM_TYPE_ESP:\n \t\tcase RTE_FLOW_ITEM_TYPE_FLEX:\n+\t\tcase RTE_FLOW_ITEM_TYPE_IB_BTH:\n \t\t\tbreak;\n \t\tcase RTE_FLOW_ITEM_TYPE_INTEGRITY:\n \t\t\t/*\n",
    "prefixes": [
        "v1",
        "3/3"
    ]
}