Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/92200/?format=api
http://patches.dpdk.org/api/patches/92200/?format=api", "web_url": "http://patches.dpdk.org/project/dpdk/patch/20210426174441.2302-15-pbhagavatula@marvell.com/", "project": { "id": 1, "url": "http://patches.dpdk.org/api/projects/1/?format=api", "name": "DPDK", "link_name": "dpdk", "list_id": "dev.dpdk.org", "list_email": "dev@dpdk.org", "web_url": "http://core.dpdk.org", "scm_url": "git://dpdk.org/dpdk", "webscm_url": "http://git.dpdk.org/dpdk", "list_archive_url": "https://inbox.dpdk.org/dev", "list_archive_url_format": "https://inbox.dpdk.org/dev/{}", "commit_url_format": "" }, "msgid": "<20210426174441.2302-15-pbhagavatula@marvell.com>", "list_archive_url": "https://inbox.dpdk.org/dev/20210426174441.2302-15-pbhagavatula@marvell.com", "date": "2021-04-26T17:44:21", "name": "[v2,14/33] event/cnxk: add SSO GWS fastpath enqueue functions", "commit_ref": null, "pull_url": null, "state": "superseded", "archived": true, "hash": "e66c2ddacbe86782dc0c1e32915e8b68fca64e8b", "submitter": { "id": 1183, "url": "http://patches.dpdk.org/api/people/1183/?format=api", "name": "Pavan Nikhilesh Bhagavatula", "email": "pbhagavatula@marvell.com" }, "delegate": { "id": 310, "url": "http://patches.dpdk.org/api/users/310/?format=api", "username": "jerin", "first_name": "Jerin", "last_name": "Jacob", "email": "jerinj@marvell.com" }, "mbox": "http://patches.dpdk.org/project/dpdk/patch/20210426174441.2302-15-pbhagavatula@marvell.com/mbox/", "series": [ { "id": 16682, "url": "http://patches.dpdk.org/api/series/16682/?format=api", "web_url": "http://patches.dpdk.org/project/dpdk/list/?series=16682", "date": "2021-04-26T17:44:07", "name": "Marvell CNXK Event device Driver", "version": 2, "mbox": "http://patches.dpdk.org/series/16682/mbox/" } ], "comments": "http://patches.dpdk.org/api/patches/92200/comments/", "check": "success", "checks": "http://patches.dpdk.org/api/patches/92200/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<dev-bounces@dpdk.org>", "X-Original-To": "patchwork@inbox.dpdk.org", "Delivered-To": "patchwork@inbox.dpdk.org", "Received": [ "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 5156EA0548;\n\tMon, 26 Apr 2021 19:46:47 +0200 (CEST)", "from [217.70.189.124] (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id 5C05C41236;\n\tMon, 26 Apr 2021 19:45:46 +0200 (CEST)", "from mx0b-0016f401.pphosted.com (mx0b-0016f401.pphosted.com\n [67.231.156.173])\n by mails.dpdk.org (Postfix) with ESMTP id 36EA541235\n for <dev@dpdk.org>; Mon, 26 Apr 2021 19:45:44 +0200 (CEST)", "from pps.filterd (m0045851.ppops.net [127.0.0.1])\n by mx0b-0016f401.pphosted.com (8.16.0.43/8.16.0.43) with SMTP id\n 13QHivaT030137; Mon, 26 Apr 2021 10:45:43 -0700", "from dc5-exch01.marvell.com ([199.233.59.181])\n by mx0b-0016f401.pphosted.com with ESMTP id 385tvvhdfg-1\n (version=TLSv1.2 cipher=ECDHE-RSA-AES256-SHA384 bits=256 verify=NOT);\n Mon, 26 Apr 2021 10:45:43 -0700", "from DC5-EXCH02.marvell.com (10.69.176.39) by DC5-EXCH01.marvell.com\n (10.69.176.38) with Microsoft SMTP Server (TLS) id 15.0.1497.2;\n Mon, 26 Apr 2021 10:45:41 -0700", "from maili.marvell.com (10.69.176.80) by DC5-EXCH02.marvell.com\n (10.69.176.39) with Microsoft SMTP Server id 15.0.1497.2 via Frontend\n Transport; Mon, 26 Apr 2021 10:45:41 -0700", "from BG-LT7430.marvell.com (BG-LT7430.marvell.com [10.28.177.176])\n by maili.marvell.com (Postfix) with ESMTP id 2AE925B6C96;\n Mon, 26 Apr 2021 10:45:38 -0700 (PDT)" ], "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com;\n h=from : to : cc :\n subject : date : message-id : in-reply-to : references : mime-version :\n content-transfer-encoding : content-type; s=pfpt0220;\n bh=Q88vOG4zmLfhvQu3+AsKi71ciZomJmJSOZ14/cgqIXg=;\n b=eDM58DhhYuETOIEBYhNsBOX8gYXB091+102E8bw2Ab/pM6CfCSu925qReak6Rq7dNxSt\n JgXX8/Uapv/TBCynq6kiCuiJyHI/aeDw3HPI0oHNnbTmjUh82gAGpeQxHndpPBfSNP3f\n +G14urngYCrbOXd5ebhxa9Ot2xk3M4gqWBGln3u4ydQ7rGzAzAw1YUOKniD3IjYOqkdL\n flWCo9tNN0+fNRzabX8tfXX4xeVIPtOHdCqa9lUnI+/nee928kL8LYLdkLAnaBv5Cqi2\n 7sZHYmyKeCgSUiPykdXeyImG/+jNLdHCmp+IIk5th4KRK3RTsbTYCVM6bYsKRHoyWaSJ 2g==", "From": "<pbhagavatula@marvell.com>", "To": "<jerinj@marvell.com>, Pavan Nikhilesh <pbhagavatula@marvell.com>, \"Shijith\n Thotton\" <sthotton@marvell.com>,\n Anatoly Burakov <anatoly.burakov@intel.com>", "CC": "<dev@dpdk.org>", "Date": "Mon, 26 Apr 2021 23:14:21 +0530", "Message-ID": "<20210426174441.2302-15-pbhagavatula@marvell.com>", "X-Mailer": "git-send-email 2.17.1", "In-Reply-To": "<20210426174441.2302-1-pbhagavatula@marvell.com>", "References": "<20210306162942.6845-1-pbhagavatula@marvell.com>\n <20210426174441.2302-1-pbhagavatula@marvell.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Content-Type": "text/plain", "X-Proofpoint-GUID": "17TPmuyUYW49LYJsICC1RsDVHMinfmB-", "X-Proofpoint-ORIG-GUID": "17TPmuyUYW49LYJsICC1RsDVHMinfmB-", "X-Proofpoint-Virus-Version": "vendor=fsecure engine=2.50.10434:6.0.391, 18.0.761\n definitions=2021-04-26_09:2021-04-26,\n 2021-04-26 signatures=0", "Subject": "[dpdk-dev] [PATCH v2 14/33] event/cnxk: add SSO GWS fastpath\n enqueue functions", "X-BeenThere": "dev@dpdk.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "DPDK patches and discussions <dev.dpdk.org>", "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>", "List-Archive": "<http://mails.dpdk.org/archives/dev/>", "List-Post": "<mailto:dev@dpdk.org>", "List-Help": "<mailto:dev-request@dpdk.org?subject=help>", "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>", "Errors-To": "dev-bounces@dpdk.org", "Sender": "\"dev\" <dev-bounces@dpdk.org>" }, "content": "From: Pavan Nikhilesh <pbhagavatula@marvell.com>\n\nAdd SSO GWS fastpath event device enqueue functions.\n\nSigned-off-by: Pavan Nikhilesh <pbhagavatula@marvell.com>\n---\n drivers/event/cnxk/cn10k_eventdev.c | 16 +++-\n drivers/event/cnxk/cn10k_worker.c | 54 ++++++++++++++\n drivers/event/cnxk/cn10k_worker.h | 12 +++\n drivers/event/cnxk/cn9k_eventdev.c | 25 ++++++-\n drivers/event/cnxk/cn9k_worker.c | 112 ++++++++++++++++++++++++++++\n drivers/event/cnxk/cn9k_worker.h | 24 ++++++\n 6 files changed, 241 insertions(+), 2 deletions(-)", "diff": "diff --git a/drivers/event/cnxk/cn10k_eventdev.c b/drivers/event/cnxk/cn10k_eventdev.c\nindex 310acc011..16848798c 100644\n--- a/drivers/event/cnxk/cn10k_eventdev.c\n+++ b/drivers/event/cnxk/cn10k_eventdev.c\n@@ -2,7 +2,9 @@\n * Copyright(C) 2021 Marvell International Ltd.\n */\n \n+#include \"cn10k_worker.h\"\n #include \"cnxk_eventdev.h\"\n+#include \"cnxk_worker.h\"\n \n static void\n cn10k_init_hws_ops(struct cn10k_sso_hws *ws, uintptr_t base)\n@@ -130,6 +132,16 @@ cn10k_sso_rsrc_init(void *arg, uint8_t hws, uint8_t hwgrp)\n \treturn roc_sso_rsrc_init(&dev->sso, hws, hwgrp);\n }\n \n+static void\n+cn10k_sso_fp_fns_set(struct rte_eventdev *event_dev)\n+{\n+\tPLT_SET_USED(event_dev);\n+\tevent_dev->enqueue = cn10k_sso_hws_enq;\n+\tevent_dev->enqueue_burst = cn10k_sso_hws_enq_burst;\n+\tevent_dev->enqueue_new_burst = cn10k_sso_hws_enq_new_burst;\n+\tevent_dev->enqueue_forward_burst = cn10k_sso_hws_enq_fwd_burst;\n+}\n+\n static void\n cn10k_sso_info_get(struct rte_eventdev *event_dev,\n \t\t struct rte_event_dev_info *dev_info)\n@@ -276,8 +288,10 @@ cn10k_sso_init(struct rte_eventdev *event_dev)\n \n \tevent_dev->dev_ops = &cn10k_sso_dev_ops;\n \t/* For secondary processes, the primary has done all the work */\n-\tif (rte_eal_process_type() != RTE_PROC_PRIMARY)\n+\tif (rte_eal_process_type() != RTE_PROC_PRIMARY) {\n+\t\tcn10k_sso_fp_fns_set(event_dev);\n \t\treturn 0;\n+\t}\n \n \trc = cnxk_sso_init(event_dev);\n \tif (rc < 0)\ndiff --git a/drivers/event/cnxk/cn10k_worker.c b/drivers/event/cnxk/cn10k_worker.c\nindex 4a7d0b535..cef24f4e2 100644\n--- a/drivers/event/cnxk/cn10k_worker.c\n+++ b/drivers/event/cnxk/cn10k_worker.c\n@@ -5,3 +5,57 @@\n #include \"cn10k_worker.h\"\n #include \"cnxk_eventdev.h\"\n #include \"cnxk_worker.h\"\n+\n+uint16_t __rte_hot\n+cn10k_sso_hws_enq(void *port, const struct rte_event *ev)\n+{\n+\tstruct cn10k_sso_hws *ws = port;\n+\n+\tswitch (ev->op) {\n+\tcase RTE_EVENT_OP_NEW:\n+\t\treturn cn10k_sso_hws_new_event(ws, ev);\n+\tcase RTE_EVENT_OP_FORWARD:\n+\t\tcn10k_sso_hws_forward_event(ws, ev);\n+\t\tbreak;\n+\tcase RTE_EVENT_OP_RELEASE:\n+\t\tcnxk_sso_hws_swtag_flush(ws->tag_wqe_op, ws->swtag_flush_op);\n+\t\tbreak;\n+\tdefault:\n+\t\treturn 0;\n+\t}\n+\n+\treturn 1;\n+}\n+\n+uint16_t __rte_hot\n+cn10k_sso_hws_enq_burst(void *port, const struct rte_event ev[],\n+\t\t\tuint16_t nb_events)\n+{\n+\tRTE_SET_USED(nb_events);\n+\treturn cn10k_sso_hws_enq(port, ev);\n+}\n+\n+uint16_t __rte_hot\n+cn10k_sso_hws_enq_new_burst(void *port, const struct rte_event ev[],\n+\t\t\t uint16_t nb_events)\n+{\n+\tstruct cn10k_sso_hws *ws = port;\n+\tuint16_t i, rc = 1;\n+\n+\tfor (i = 0; i < nb_events && rc; i++)\n+\t\trc = cn10k_sso_hws_new_event(ws, &ev[i]);\n+\n+\treturn nb_events;\n+}\n+\n+uint16_t __rte_hot\n+cn10k_sso_hws_enq_fwd_burst(void *port, const struct rte_event ev[],\n+\t\t\t uint16_t nb_events)\n+{\n+\tstruct cn10k_sso_hws *ws = port;\n+\n+\tRTE_SET_USED(nb_events);\n+\tcn10k_sso_hws_forward_event(ws, ev);\n+\n+\treturn 1;\n+}\ndiff --git a/drivers/event/cnxk/cn10k_worker.h b/drivers/event/cnxk/cn10k_worker.h\nindex 0a7cb9c57..d75e92846 100644\n--- a/drivers/event/cnxk/cn10k_worker.h\n+++ b/drivers/event/cnxk/cn10k_worker.h\n@@ -148,4 +148,16 @@ cn10k_sso_hws_get_work_empty(struct cn10k_sso_hws *ws, struct rte_event *ev)\n \treturn !!gw.u64[1];\n }\n \n+/* CN10K Fastpath functions. */\n+uint16_t __rte_hot cn10k_sso_hws_enq(void *port, const struct rte_event *ev);\n+uint16_t __rte_hot cn10k_sso_hws_enq_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+uint16_t __rte_hot cn10k_sso_hws_enq_new_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+uint16_t __rte_hot cn10k_sso_hws_enq_fwd_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+\n #endif\ndiff --git a/drivers/event/cnxk/cn9k_eventdev.c b/drivers/event/cnxk/cn9k_eventdev.c\nindex 44c7a0c3a..7e4c1b415 100644\n--- a/drivers/event/cnxk/cn9k_eventdev.c\n+++ b/drivers/event/cnxk/cn9k_eventdev.c\n@@ -2,7 +2,9 @@\n * Copyright(C) 2021 Marvell International Ltd.\n */\n \n+#include \"cn9k_worker.h\"\n #include \"cnxk_eventdev.h\"\n+#include \"cnxk_worker.h\"\n \n #define CN9K_DUAL_WS_NB_WS\t 2\n #define CN9K_DUAL_WS_PAIR_ID(x, id) (((x)*CN9K_DUAL_WS_NB_WS) + id)\n@@ -150,6 +152,25 @@ cn9k_sso_rsrc_init(void *arg, uint8_t hws, uint8_t hwgrp)\n \treturn roc_sso_rsrc_init(&dev->sso, hws, hwgrp);\n }\n \n+static void\n+cn9k_sso_fp_fns_set(struct rte_eventdev *event_dev)\n+{\n+\tstruct cnxk_sso_evdev *dev = cnxk_sso_pmd_priv(event_dev);\n+\n+\tevent_dev->enqueue = cn9k_sso_hws_enq;\n+\tevent_dev->enqueue_burst = cn9k_sso_hws_enq_burst;\n+\tevent_dev->enqueue_new_burst = cn9k_sso_hws_enq_new_burst;\n+\tevent_dev->enqueue_forward_burst = cn9k_sso_hws_enq_fwd_burst;\n+\n+\tif (dev->dual_ws) {\n+\t\tevent_dev->enqueue = cn9k_sso_hws_dual_enq;\n+\t\tevent_dev->enqueue_burst = cn9k_sso_hws_dual_enq_burst;\n+\t\tevent_dev->enqueue_new_burst = cn9k_sso_hws_dual_enq_new_burst;\n+\t\tevent_dev->enqueue_forward_burst =\n+\t\t\tcn9k_sso_hws_dual_enq_fwd_burst;\n+\t}\n+}\n+\n static void *\n cn9k_sso_init_hws_mem(void *arg, uint8_t port_id)\n {\n@@ -349,8 +370,10 @@ cn9k_sso_init(struct rte_eventdev *event_dev)\n \n \tevent_dev->dev_ops = &cn9k_sso_dev_ops;\n \t/* For secondary processes, the primary has done all the work */\n-\tif (rte_eal_process_type() != RTE_PROC_PRIMARY)\n+\tif (rte_eal_process_type() != RTE_PROC_PRIMARY) {\n+\t\tcn9k_sso_fp_fns_set(event_dev);\n \t\treturn 0;\n+\t}\n \n \trc = cnxk_sso_init(event_dev);\n \tif (rc < 0)\ndiff --git a/drivers/event/cnxk/cn9k_worker.c b/drivers/event/cnxk/cn9k_worker.c\nindex 77856f2e7..c2f09a99b 100644\n--- a/drivers/event/cnxk/cn9k_worker.c\n+++ b/drivers/event/cnxk/cn9k_worker.c\n@@ -5,3 +5,115 @@\n #include \"roc_api.h\"\n \n #include \"cn9k_worker.h\"\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_enq(void *port, const struct rte_event *ev)\n+{\n+\tstruct cn9k_sso_hws *ws = port;\n+\n+\tswitch (ev->op) {\n+\tcase RTE_EVENT_OP_NEW:\n+\t\treturn cn9k_sso_hws_new_event(ws, ev);\n+\tcase RTE_EVENT_OP_FORWARD:\n+\t\tcn9k_sso_hws_forward_event(ws, ev);\n+\t\tbreak;\n+\tcase RTE_EVENT_OP_RELEASE:\n+\t\tcnxk_sso_hws_swtag_flush(ws->tag_op, ws->swtag_flush_op);\n+\t\tbreak;\n+\tdefault:\n+\t\treturn 0;\n+\t}\n+\n+\treturn 1;\n+}\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_enq_burst(void *port, const struct rte_event ev[],\n+\t\t uint16_t nb_events)\n+{\n+\tRTE_SET_USED(nb_events);\n+\treturn cn9k_sso_hws_enq(port, ev);\n+}\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_enq_new_burst(void *port, const struct rte_event ev[],\n+\t\t\t uint16_t nb_events)\n+{\n+\tstruct cn9k_sso_hws *ws = port;\n+\tuint16_t i, rc = 1;\n+\n+\tfor (i = 0; i < nb_events && rc; i++)\n+\t\trc = cn9k_sso_hws_new_event(ws, &ev[i]);\n+\n+\treturn nb_events;\n+}\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_enq_fwd_burst(void *port, const struct rte_event ev[],\n+\t\t\t uint16_t nb_events)\n+{\n+\tstruct cn9k_sso_hws *ws = port;\n+\n+\tRTE_SET_USED(nb_events);\n+\tcn9k_sso_hws_forward_event(ws, ev);\n+\n+\treturn 1;\n+}\n+\n+/* Dual ws ops. */\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_dual_enq(void *port, const struct rte_event *ev)\n+{\n+\tstruct cn9k_sso_hws_dual *dws = port;\n+\tstruct cn9k_sso_hws_state *vws;\n+\n+\tvws = &dws->ws_state[!dws->vws];\n+\tswitch (ev->op) {\n+\tcase RTE_EVENT_OP_NEW:\n+\t\treturn cn9k_sso_hws_dual_new_event(dws, ev);\n+\tcase RTE_EVENT_OP_FORWARD:\n+\t\tcn9k_sso_hws_dual_forward_event(dws, vws, ev);\n+\t\tbreak;\n+\tcase RTE_EVENT_OP_RELEASE:\n+\t\tcnxk_sso_hws_swtag_flush(vws->tag_op, vws->swtag_flush_op);\n+\t\tbreak;\n+\tdefault:\n+\t\treturn 0;\n+\t}\n+\n+\treturn 1;\n+}\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_dual_enq_burst(void *port, const struct rte_event ev[],\n+\t\t\t uint16_t nb_events)\n+{\n+\tRTE_SET_USED(nb_events);\n+\treturn cn9k_sso_hws_dual_enq(port, ev);\n+}\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_dual_enq_new_burst(void *port, const struct rte_event ev[],\n+\t\t\t\tuint16_t nb_events)\n+{\n+\tstruct cn9k_sso_hws_dual *dws = port;\n+\tuint16_t i, rc = 1;\n+\n+\tfor (i = 0; i < nb_events && rc; i++)\n+\t\trc = cn9k_sso_hws_dual_new_event(dws, &ev[i]);\n+\n+\treturn nb_events;\n+}\n+\n+uint16_t __rte_hot\n+cn9k_sso_hws_dual_enq_fwd_burst(void *port, const struct rte_event ev[],\n+\t\t\t\tuint16_t nb_events)\n+{\n+\tstruct cn9k_sso_hws_dual *dws = port;\n+\n+\tRTE_SET_USED(nb_events);\n+\tcn9k_sso_hws_dual_forward_event(dws, &dws->ws_state[!dws->vws], ev);\n+\n+\treturn 1;\n+}\ndiff --git a/drivers/event/cnxk/cn9k_worker.h b/drivers/event/cnxk/cn9k_worker.h\nindex ff7851642..e75ed10ad 100644\n--- a/drivers/event/cnxk/cn9k_worker.h\n+++ b/drivers/event/cnxk/cn9k_worker.h\n@@ -246,4 +246,28 @@ cn9k_sso_hws_get_work_empty(struct cn9k_sso_hws_state *ws, struct rte_event *ev)\n \treturn !!gw.u64[1];\n }\n \n+/* CN9K Fastpath functions. */\n+uint16_t __rte_hot cn9k_sso_hws_enq(void *port, const struct rte_event *ev);\n+uint16_t __rte_hot cn9k_sso_hws_enq_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+uint16_t __rte_hot cn9k_sso_hws_enq_new_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+uint16_t __rte_hot cn9k_sso_hws_enq_fwd_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+\n+uint16_t __rte_hot cn9k_sso_hws_dual_enq(void *port,\n+\t\t\t\t\t const struct rte_event *ev);\n+uint16_t __rte_hot cn9k_sso_hws_dual_enq_burst(void *port,\n+\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t uint16_t nb_events);\n+uint16_t __rte_hot cn9k_sso_hws_dual_enq_new_burst(void *port,\n+\t\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t\t uint16_t nb_events);\n+uint16_t __rte_hot cn9k_sso_hws_dual_enq_fwd_burst(void *port,\n+\t\t\t\t\t\t const struct rte_event ev[],\n+\t\t\t\t\t\t uint16_t nb_events);\n+\n #endif\n", "prefixes": [ "v2", "14/33" ] }{ "id": 92200, "url": "