From patchwork Wed May 5 06:50:03 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Bing Zhao X-Patchwork-Id: 92828 X-Patchwork-Delegate: rasland@nvidia.com Return-Path: X-Original-To: patchwork@inbox.dpdk.org Delivered-To: patchwork@inbox.dpdk.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id 2D44EA0524; Wed, 5 May 2021 08:52:45 +0200 (CEST) Received: from [217.70.189.124] (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 543D641157; Wed, 5 May 2021 08:51:34 +0200 (CEST) Received: from NAM04-BN8-obe.outbound.protection.outlook.com (mail-bn8nam08on2081.outbound.protection.outlook.com [40.107.100.81]) by mails.dpdk.org (Postfix) with ESMTP id 047BF410F9 for ; Wed, 5 May 2021 08:51:30 +0200 (CEST) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=earARsBt1dVZhgUeUSPktBXu6TwzsjwmzgCjdNXd9/8QzshuaYdf/FPOv4NuaQtB4gPWsvGou7okaHK+ZcONDBTLyJE2+gTgQ9CqVGiyi+Ba2bglnd2VxAI7+FDRQ2y9Z3gS8k7dIJWFtJNQA+eugUigxxtiCCTwQKFl3rMynKOGgDeo0HIcs8WoccIHrntOYQrO8j/RfUJ6NL9YpJUgmgWoxAtG5VYo+OP4Rug50j+1DQoFKakfpOX4wm4ZUhz1n8MSI8AuLgoBVt2m3BH9+EefTRqqvzmUX1tqm+b2auRAOEt/k/yyF0gRVvbMSuNFOPN4ES0FiRfYx0p/XCAjiw== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=fE2pRAjf4ySJh5RT1BadgB3oxf/Yg1+1WJdLbw7rFmY=; b=dWGsStaZ+x2fu4fZkPLifVYm3wfbqgWCv5VW4x94+CysbG70OuGHR9sVAspscQcw8TC6yPDWnlSr27E+JnnKXVdm4z4JpSSGFVEnTr8f3SzYivN3MVwu5VQkD/Ap0fkzMDbfR6JUTxnB3cMNSh+gLdXPV8ShCs/9yXP2VijYObf2pksFXTWKl65nbRacsI2S0iaFhYP6HCJfS2EpohSZUXDR418nbY5FZumUKvFq9qhkjic81Odd2JbuEJgVpa2tmjE3JVrM0Kl/XhJfOJUbwuvrqrep3DWtS7a6xcCcEcRugyq0CVp6Khk9KdgK9j0p2vNwX1Q3L94saKGQIuM2bQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.112.34) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com; dmarc=pass (p=none sp=none pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=fE2pRAjf4ySJh5RT1BadgB3oxf/Yg1+1WJdLbw7rFmY=; b=bgfU6ypdOHjwnLN7QuIo8gFFC7taIVZamrVqLg1G+rnL+p/rwscNdtib+M4hcgYKO4IEp3Zg9Hq+aFOEpskDjIH1x/rbSPiXfzKFO7626b3cX3edgZtQXKhaw9ZFss5aUko9edrF27wNYPYm4AuquRrr+j0JmNjxNaQ9DhJATj3ENj/2nf+zxfYcQnjMPlj1a8j0byOZGFpswD2VRgc6B+9wHDHUbni6400On8IMf5wJL+Wgt9ka9fbzgvvtnijh0VcIonqXiGfvlBooQV+c5/+DDyfS0zjRUQ4QS3zDAcjXNO6xrxTmigDqYHDZhrqJDCtra3sFxenX0aJZKYH+PQ== Received: from BN8PR15CA0026.namprd15.prod.outlook.com (2603:10b6:408:c0::39) by BN6PR12MB1203.namprd12.prod.outlook.com (2603:10b6:404:19::18) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4087.43; Wed, 5 May 2021 06:51:27 +0000 Received: from BN8NAM11FT044.eop-nam11.prod.protection.outlook.com (2603:10b6:408:c0:cafe::b6) by BN8PR15CA0026.outlook.office365.com (2603:10b6:408:c0::39) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4108.25 via Frontend Transport; Wed, 5 May 2021 06:51:27 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.112.34) smtp.mailfrom=nvidia.com; dpdk.org; dkim=none (message not signed) header.d=none;dpdk.org; dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.112.34 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.112.34; helo=mail.nvidia.com; Received: from mail.nvidia.com (216.228.112.34) by BN8NAM11FT044.mail.protection.outlook.com (10.13.177.219) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id 15.20.4087.32 via Frontend Transport; Wed, 5 May 2021 06:51:27 +0000 Received: from nvidia.com (172.20.145.6) by HQMAIL107.nvidia.com (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 5 May 2021 06:51:19 +0000 From: Bing Zhao To: , , CC: , , Date: Wed, 5 May 2021 09:50:03 +0300 Message-ID: <20210505065008.30680-13-bingz@nvidia.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20210505065008.30680-1-bingz@nvidia.com> References: <20210427153811.11554-1-bingz@nvidia.com> <20210505065008.30680-1-bingz@nvidia.com> MIME-Version: 1.0 X-Originating-IP: [172.20.145.6] X-ClientProxiedBy: HQMAIL101.nvidia.com (172.20.187.10) To HQMAIL107.nvidia.com (172.20.187.13) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-Office365-Filtering-Correlation-Id: f0697f8b-fadb-4cbd-274a-08d90f9234c5 X-MS-TrafficTypeDiagnostic: BN6PR12MB1203: X-LD-Processed: 43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr X-Microsoft-Antispam-PRVS: X-MS-Oob-TLC-OOBClassifiers: OLM:6790; X-MS-Exchange-SenderADCheck: 1 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: lHVunK0xNhjo4meIkE7ete3f2w5V0epluFdu+QYP0HgLdXDrAI+YHT3qKpfMuvcDOd8pLs/A/mTDHf47heBor5aamj6d9wm2x0XH5Mn2Uylp5HFIKJ16hmxCVisLNjeD7liTEoOOqFneQF9fqXeVjqovikurt7JdOT/SClcJTf5mkpoj80IwcTXZsfcL7kDCivWB1U4qRBgo7buHnV9Fqrx/aCcZtrl/W8J2F4DM5skepKG81hbDq00J8KGl0q8BzpWPXfUyyOjwNRsywjYFZHkz/vR1wgrgCe+orGYjLV90VhnXBSFCVElQeXNDPP3ycFdvME1V+sBp+aqQc40Glk4Ap31AFENdymOEtiARR9tgp/tlSTjgFtcAJNnORDD/UzHj7E2GwNmPQsjEU9bi0/Y7wKJPJXvLB3OXOLTcFzVt9Emzjxp8VhNoQrhYOt3tMikb54v5GK4lr5WchdsFVFzR/uvQrXqEz4fN7fjX4Jt9eyBZVzDfpcOgwnRTjuRWfCj+xBMHmpxBGzgmRPxhYNRgOPrau2pA4xgJBsvnXUpgg3hwjMGvRdAbaem+pR7Zwz9oXVWwRljnvg7RZ8j7HdesxceArhrDhnC7rtRAKnm5WzdSHSA+N4ufkGwc/nrFibDVsxDUcocmU86U5bf4yg== X-Forefront-Antispam-Report: CIP:216.228.112.34; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:schybrid03.nvidia.com; CAT:NONE; SFS:(4636009)(39860400002)(376002)(346002)(396003)(136003)(36840700001)(46966006)(107886003)(2906002)(70586007)(70206006)(316002)(4326008)(86362001)(2616005)(336012)(6286002)(82740400003)(8936002)(5660300002)(426003)(186003)(110136005)(7636003)(7696005)(16526019)(8676002)(54906003)(47076005)(36906005)(36860700001)(6666004)(83380400001)(478600001)(356005)(82310400003)(26005)(55016002)(1076003)(36756003); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 05 May 2021 06:51:27.2794 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: f0697f8b-fadb-4cbd-274a-08d90f9234c5 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.112.34]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN8NAM11FT044.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: BN6PR12MB1203 Subject: [dpdk-dev] [PATCH v3 12/17] net/mlx5: add translation of CT item X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Sender: "dev" The return register of the DR action will be used for matching. After the ASO CT checking of a TCP packet, the syndrome is filled in the register. Only the 8 LSB should be used. A converting from RTE_FLOW_CONNTRACK_FLAG* to the syndrome should be done after checing the spec and mask fields. Signed-off-by: Bing Zhao --- drivers/net/mlx5/mlx5_flow.h | 7 ++++ drivers/net/mlx5/mlx5_flow_dv.c | 62 +++++++++++++++++++++++++++++++++ 2 files changed, 69 insertions(+) diff --git a/drivers/net/mlx5/mlx5_flow.h b/drivers/net/mlx5/mlx5_flow.h index 286e3fb6a4..eb0bb42161 100644 --- a/drivers/net/mlx5/mlx5_flow.h +++ b/drivers/net/mlx5/mlx5_flow.h @@ -405,6 +405,13 @@ enum mlx5_feature_name { /* Maximum number of fields to modify in MODIFY_FIELD */ #define MLX5_ACT_MAX_MOD_FIELDS 5 +/* Syndrome bits definition for connection tracking. */ +#define MLX5_CT_SYNDROME_VALID (0x0 << 6) +#define MLX5_CT_SYNDROME_INVALID (0x1 << 6) +#define MLX5_CT_SYNDROME_TRAP (0x2 << 6) +#define MLX5_CT_SYNDROME_STATE_CHANGE (0x1 << 1) +#define MLX5_CT_SYNDROME_BAD_PACKET (0x1 << 0) + enum mlx5_flow_drv_type { MLX5_FLOW_TYPE_MIN, MLX5_FLOW_TYPE_DV, diff --git a/drivers/net/mlx5/mlx5_flow_dv.c b/drivers/net/mlx5/mlx5_flow_dv.c index 14af900267..b0858e3df8 100644 --- a/drivers/net/mlx5/mlx5_flow_dv.c +++ b/drivers/net/mlx5/mlx5_flow_dv.c @@ -9379,6 +9379,64 @@ flow_dv_translate_item_ecpri(struct rte_eth_dev *dev, void *matcher, } } +/* + * Add connection tracking status item to matcher + * + * @param[in] dev + * The devich to configure through. + * @param[in, out] matcher + * Flow matcher. + * @param[in, out] key + * Flow matcher value. + * @param[in] item + * Flow pattern to translate. + */ +static void +flow_dv_translate_item_aso_ct(struct rte_eth_dev *dev, + void *matcher, void *key, + const struct rte_flow_item *item) +{ + uint32_t reg_value = 0; + int reg_id; + /* 8LSB 0b 11/0000/11, middle 4 bits are reserved. */ + uint32_t reg_mask = 0; + const struct rte_flow_item_conntrack *spec = item->spec; + const struct rte_flow_item_conntrack *mask = item->mask; + uint32_t flags; + struct rte_flow_error error; + + if (!mask) + mask = &rte_flow_item_conntrack_mask; + if (!spec || !mask->flags) + return; + flags = spec->flags & mask->flags; + /* The conflict should be checked in the validation. */ + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_VALID) + reg_value |= MLX5_CT_SYNDROME_VALID; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_CHANGED) + reg_value |= MLX5_CT_SYNDROME_STATE_CHANGE; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_INVALID) + reg_value |= MLX5_CT_SYNDROME_INVALID; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_DISABLED) + reg_value |= MLX5_CT_SYNDROME_TRAP; + if (flags & RTE_FLOW_CONNTRACK_PKT_STATE_BAD) + reg_value |= MLX5_CT_SYNDROME_BAD_PACKET; + if (mask->flags & (RTE_FLOW_CONNTRACK_PKT_STATE_VALID | + RTE_FLOW_CONNTRACK_PKT_STATE_INVALID | + RTE_FLOW_CONNTRACK_PKT_STATE_DISABLED)) + reg_mask |= 0xc0; + if (mask->flags & RTE_FLOW_CONNTRACK_PKT_STATE_CHANGED) + reg_mask |= MLX5_CT_SYNDROME_STATE_CHANGE; + if (mask->flags & RTE_FLOW_CONNTRACK_PKT_STATE_BAD) + reg_mask |= MLX5_CT_SYNDROME_BAD_PACKET; + /* The REG_C_x value could be saved during startup. */ + reg_id = mlx5_flow_get_reg_id(dev, MLX5_ASO_CONNTRACK, 0, &error); + if (reg_id == REG_NON) + return; + flow_dv_match_meta_reg(matcher, key, (enum modify_reg)reg_id, + reg_value, reg_mask); +} + static uint32_t matcher_zero[MLX5_ST_SZ_DW(fte_match_param)] = { 0 }; #define HEADER_IS_ZERO(match_criteria, headers) \ @@ -12322,6 +12380,10 @@ flow_dv_translate(struct rte_eth_dev *dev, /* No other protocol should follow eCPRI layer. */ last_item = MLX5_FLOW_LAYER_ECPRI; break; + case RTE_FLOW_ITEM_TYPE_CONNTRACK: + flow_dv_translate_item_aso_ct(dev, match_mask, + match_value, items); + break; default: break; }