From patchwork Tue Mar 16 22:18:34 2021 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Timothy McDaniel X-Patchwork-Id: 89280 X-Patchwork-Delegate: jerinj@marvell.com Return-Path: X-Original-To: patchwork@inbox.dpdk.org Delivered-To: patchwork@inbox.dpdk.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id ED065A054F; Tue, 16 Mar 2021 23:20:09 +0100 (CET) Received: from [217.70.189.124] (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 3B573242A87; Tue, 16 Mar 2021 23:19:52 +0100 (CET) Received: from mga07.intel.com (mga07.intel.com [134.134.136.100]) by mails.dpdk.org (Postfix) with ESMTP id D02C440689 for ; Tue, 16 Mar 2021 23:19:47 +0100 (CET) IronPort-SDR: RkC2D15vQa/dV88jf7VyBhwCvzs4pg6VkQyXQQGytjknoHOFFjD61ZrMUyC9HT9PU3c56Upj7d 4rnIdunt5SgA== X-IronPort-AV: E=McAfee;i="6000,8403,9925"; a="253359219" X-IronPort-AV: E=Sophos;i="5.81,254,1610438400"; d="scan'208";a="253359219" Received: from fmsmga005.fm.intel.com ([10.253.24.32]) by orsmga105.jf.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384; 16 Mar 2021 15:19:46 -0700 IronPort-SDR: QJ3741ssAwNCi9Si0R0seamxzmE2R1HZF/Yt9FF8D/4W1y8WY0QFsXNURhYIyIqPRbUQdDoPHj Jn9iv5ZeUniw== X-ExtLoop1: 1 X-IronPort-AV: E=Sophos;i="5.81,254,1610438400"; d="scan'208";a="605440190" Received: from txasoft-yocto.an.intel.com ([10.123.72.192]) by fmsmga005.fm.intel.com with ESMTP; 16 Mar 2021 15:19:45 -0700 From: Timothy McDaniel To: dev@dpdk.org Cc: jerinj@marvell.com, harry.van.haaren@intel.com, mdr@ashroe.eu, nhorman@tuxdriver.com, nikhil.rao@intel.com, erik.g.carrillo@intel.com, abhinandan.gujjar@intel.com, pbhagavatula@marvell.com, hemant.agrawal@nxp.com, mattias.ronnblom@ericsson.com, peter.mccarthy@intel.com Date: Tue, 16 Mar 2021 17:18:34 -0500 Message-Id: <20210316221857.2254-3-timothy.mcdaniel@intel.com> X-Mailer: git-send-email 2.23.0 In-Reply-To: <20210316221857.2254-1-timothy.mcdaniel@intel.com> References: <20210316221857.2254-1-timothy.mcdaniel@intel.com> MIME-Version: 1.0 Subject: [dpdk-dev] [PATCH 02/25] event/dlb2: add DLB v2.5 probe-time hardware init X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Sender: "dev" This commit adds support for DLB v2.5 probe-time hardware init, and sets up a framework for incorporating the remaining changes required to support DLB v2.5. DLB v2.0 and DLB v2.5 are similar in many respects, but their register offsets and definitions are different. As a result of these, differences, the low level hardware functions must take the devicei version into consideration. This requires that the hardware version be passed to many of the low level functions, so that the PMD can take the appropriate action based on the device version. To ease the transition and keep the individual patches small, three temporary files are added in this commit. These files have "new" in their names. The files with "new" contain changes specific to a consolidated PMD that supports both DLB v2.0 and DLB 2.5. Their sister files of the same name (minus "new") contain the old DLB v2.0 specific code. The intent is to remove code from the original files as that code is ported to the combined DLB 2.0/2.5 PMD model and added to the "new" files in a series of commits. At end of the patch series, the old files will be empty and the "new" files will have the logic needed to implement a single PMD that supports both DLB v2.0 and DLB v2.5. At that time, the original DLB v2.0 specific files will be deleted, and the "new" files will be renamed and replace them. Signed-off-by: Timothy McDaniel --- drivers/event/dlb2/dlb2_priv.h | 5 + drivers/event/dlb2/meson.build | 1 + .../event/dlb2/pf/base/dlb2_hw_types_new.h | 362 ++ drivers/event/dlb2/pf/base/dlb2_mbox.h | 1 - drivers/event/dlb2/pf/base/dlb2_osdep.h | 4 + drivers/event/dlb2/pf/base/dlb2_regs_new.h | 4412 +++++++++++++++++ drivers/event/dlb2/pf/base/dlb2_resource.c | 180 +- drivers/event/dlb2/pf/base/dlb2_resource.h | 36 - .../event/dlb2/pf/base/dlb2_resource_new.c | 271 + .../event/dlb2/pf/base/dlb2_resource_new.h | 73 + drivers/event/dlb2/pf/dlb2_main.c | 41 +- drivers/event/dlb2/pf/dlb2_main.h | 4 + drivers/event/dlb2/pf/dlb2_pf.c | 6 +- 13 files changed, 5165 insertions(+), 231 deletions(-) create mode 100644 drivers/event/dlb2/pf/base/dlb2_hw_types_new.h create mode 100644 drivers/event/dlb2/pf/base/dlb2_regs_new.h create mode 100644 drivers/event/dlb2/pf/base/dlb2_resource_new.c create mode 100644 drivers/event/dlb2/pf/base/dlb2_resource_new.h diff --git a/drivers/event/dlb2/dlb2_priv.h b/drivers/event/dlb2/dlb2_priv.h index b6de8d937..ad663a38e 100644 --- a/drivers/event/dlb2/dlb2_priv.h +++ b/drivers/event/dlb2/dlb2_priv.h @@ -116,6 +116,11 @@ #define EV_TO_DLB2_PRIO(x) ((x) >> 5) #define DLB2_TO_EV_PRIO(x) ((x) << 5) +enum dlb2_hw_ver { + DLB2_HW_VER_2, + DLB2_HW_VER_2_5, +}; + enum dlb2_hw_port_types { DLB2_LDB_PORT, DLB2_DIR_PORT, diff --git a/drivers/event/dlb2/meson.build b/drivers/event/dlb2/meson.build index f22638b8e..bded07e06 100644 --- a/drivers/event/dlb2/meson.build +++ b/drivers/event/dlb2/meson.build @@ -14,6 +14,7 @@ sources = files('dlb2.c', 'pf/dlb2_main.c', 'pf/dlb2_pf.c', 'pf/base/dlb2_resource.c', + 'pf/base/dlb2_resource_new.c', 'rte_pmd_dlb2.c', 'dlb2_selftest.c' ) diff --git a/drivers/event/dlb2/pf/base/dlb2_hw_types_new.h b/drivers/event/dlb2/pf/base/dlb2_hw_types_new.h new file mode 100644 index 000000000..d58aa94ad --- /dev/null +++ b/drivers/event/dlb2/pf/base/dlb2_hw_types_new.h @@ -0,0 +1,362 @@ +/* SPDX-License-Identifier: BSD-3-Clause + * Copyright(c) 2016-2020 Intel Corporation + */ + +#ifndef __DLB2_HW_TYPES_NEW_H +#define __DLB2_HW_TYPES_NEW_H + +#include "../../dlb2_priv.h" +#include "dlb2_user.h" + +#include "dlb2_osdep_list.h" +#include "dlb2_osdep_types.h" +#include "dlb2_regs_new.h" + +#define DLB2_BITS_SET(x, val, mask) (x = ((x) & ~(mask)) \ + | (((val) << (mask##_LOC)) & (mask))) +#define DLB2_BITS_CLR(x, mask) (x &= ~(mask)) +#define DLB2_BIT_SET(x, mask) ((x) |= (mask)) +#define DLB2_BITS_GET(x, mask) (((x) & (mask)) >> (mask##_LOC)) + +#define DLB2_MAX_NUM_VDEVS 16 +#define DLB2_MAX_NUM_SEQUENCE_NUMBER_GROUPS 2 +#define DLB2_NUM_ARB_WEIGHTS 8 +#define DLB2_MAX_NUM_AQED_ENTRIES 2048 +#define DLB2_MAX_WEIGHT 255 +#define DLB2_NUM_COS_DOMAINS 4 +#define DLB2_MAX_NUM_SEQUENCE_NUMBER_GROUPS 2 +#define DLB2_MAX_NUM_SEQUENCE_NUMBER_MODES 5 +#define DLB2_MAX_CQ_COMP_CHECK_LOOPS 409600 +#define DLB2_MAX_QID_EMPTY_CHECK_LOOPS (32 * 64 * 1024 * (800 / 30)) + +#define DLB2_FUNC_BAR 0 +#define DLB2_CSR_BAR 2 + +#ifdef FPGA +#define DLB2_HZ 2000000 +#else +#define DLB2_HZ 800000000 +#endif + +#define PCI_DEVICE_ID_INTEL_DLB2_PF 0x2710 +#define PCI_DEVICE_ID_INTEL_DLB2_VF 0x2711 + +#define PCI_DEVICE_ID_INTEL_DLB2_5_PF 0x2714 +#define PCI_DEVICE_ID_INTEL_DLB2_5_VF 0x2715 + +#define DLB2_ALARM_HW_SOURCE_SYS 0 +#define DLB2_ALARM_HW_SOURCE_DLB 1 + +#define DLB2_ALARM_HW_UNIT_CHP 4 + +#define DLB2_ALARM_SYS_AID_ILLEGAL_QID 3 +#define DLB2_ALARM_SYS_AID_DISABLED_QID 4 +#define DLB2_ALARM_SYS_AID_ILLEGAL_HCW 5 +#define DLB2_ALARM_HW_CHP_AID_ILLEGAL_ENQ 1 +#define DLB2_ALARM_HW_CHP_AID_EXCESS_TOKEN_POPS 2 + +/* + * Hardware-defined base addresses. Those prefixed 'DLB2_DRV' are only used by + * the PF driver. + */ +#define DLB2_DRV_LDB_PP_BASE 0x2300000 +#define DLB2_DRV_LDB_PP_STRIDE 0x1000 +#define DLB2_DRV_LDB_PP_BOUND (DLB2_DRV_LDB_PP_BASE + \ + DLB2_DRV_LDB_PP_STRIDE * DLB2_MAX_NUM_LDB_PORTS) +#define DLB2_DRV_DIR_PP_BASE 0x2200000 +#define DLB2_DRV_DIR_PP_STRIDE 0x1000 +#define DLB2_DRV_DIR_PP_BOUND (DLB2_DRV_DIR_PP_BASE + \ + DLB2_DRV_DIR_PP_STRIDE * DLB2_MAX_NUM_DIR_PORTS) +#define DLB2_LDB_PP_BASE 0x2100000 +#define DLB2_LDB_PP_STRIDE 0x1000 +#define DLB2_LDB_PP_BOUND (DLB2_LDB_PP_BASE + \ + DLB2_LDB_PP_STRIDE * DLB2_MAX_NUM_LDB_PORTS) +#define DLB2_LDB_PP_OFFS(id) (DLB2_LDB_PP_BASE + (id) * DLB2_PP_SIZE) +#define DLB2_DIR_PP_BASE 0x2000000 +#define DLB2_DIR_PP_STRIDE 0x1000 +#define DLB2_DIR_PP_BOUND (DLB2_DIR_PP_BASE + \ + DLB2_DIR_PP_STRIDE * \ + DLB2_MAX_NUM_DIR_PORTS_V2_5) +#define DLB2_DIR_PP_OFFS(id) (DLB2_DIR_PP_BASE + (id) * DLB2_PP_SIZE) + +struct dlb2_resource_id { + u32 phys_id; + u32 virt_id; + u8 vdev_owned; + u8 vdev_id; +}; + +struct dlb2_freelist { + u32 base; + u32 bound; + u32 offset; +}; + +static inline u32 dlb2_freelist_count(struct dlb2_freelist *list) +{ + return list->bound - list->base - list->offset; +} + +struct dlb2_hcw { + u64 data; + /* Word 3 */ + u16 opaque; + u8 qid; + u8 sched_type:2; + u8 priority:3; + u8 msg_type:3; + /* Word 4 */ + u16 lock_id; + u8 ts_flag:1; + u8 rsvd1:2; + u8 no_dec:1; + u8 cmp_id:4; + u8 cq_token:1; + u8 qe_comp:1; + u8 qe_frag:1; + u8 qe_valid:1; + u8 int_arm:1; + u8 error:1; + u8 rsvd:2; +}; + +struct dlb2_ldb_queue { + struct dlb2_list_entry domain_list; + struct dlb2_list_entry func_list; + struct dlb2_resource_id id; + struct dlb2_resource_id domain_id; + u32 num_qid_inflights; + u32 aqed_limit; + u32 sn_group; /* sn == sequence number */ + u32 sn_slot; + u32 num_mappings; + u8 sn_cfg_valid; + u8 num_pending_additions; + u8 owned; + u8 configured; +}; + +/* + * Directed ports and queues are paired by nature, so the driver tracks them + * with a single data structure. + */ +struct dlb2_dir_pq_pair { + struct dlb2_list_entry domain_list; + struct dlb2_list_entry func_list; + struct dlb2_resource_id id; + struct dlb2_resource_id domain_id; + u32 ref_cnt; + u8 init_tkn_cnt; + u8 queue_configured; + u8 port_configured; + u8 owned; + u8 enabled; +}; + +enum dlb2_qid_map_state { + /* The slot does not contain a valid queue mapping */ + DLB2_QUEUE_UNMAPPED, + /* The slot contains a valid queue mapping */ + DLB2_QUEUE_MAPPED, + /* The driver is mapping a queue into this slot */ + DLB2_QUEUE_MAP_IN_PROG, + /* The driver is unmapping a queue from this slot */ + DLB2_QUEUE_UNMAP_IN_PROG, + /* + * The driver is unmapping a queue from this slot, and once complete + * will replace it with another mapping. + */ + DLB2_QUEUE_UNMAP_IN_PROG_PENDING_MAP, +}; + +struct dlb2_ldb_port_qid_map { + enum dlb2_qid_map_state state; + u16 qid; + u16 pending_qid; + u8 priority; + u8 pending_priority; +}; + +struct dlb2_ldb_port { + struct dlb2_list_entry domain_list; + struct dlb2_list_entry func_list; + struct dlb2_resource_id id; + struct dlb2_resource_id domain_id; + /* The qid_map represents the hardware QID mapping state. */ + struct dlb2_ldb_port_qid_map qid_map[DLB2_MAX_NUM_QIDS_PER_LDB_CQ]; + u32 hist_list_entry_base; + u32 hist_list_entry_limit; + u32 ref_cnt; + u8 init_tkn_cnt; + u8 num_pending_removals; + u8 num_mappings; + u8 owned; + u8 enabled; + u8 configured; +}; + +struct dlb2_sn_group { + u32 mode; + u32 sequence_numbers_per_queue; + u32 slot_use_bitmap; + u32 id; +}; + +static inline bool dlb2_sn_group_full(struct dlb2_sn_group *group) +{ + const u32 mask[] = { + 0x0000ffff, /* 64 SNs per queue */ + 0x000000ff, /* 128 SNs per queue */ + 0x0000000f, /* 256 SNs per queue */ + 0x00000003, /* 512 SNs per queue */ + 0x00000001}; /* 1024 SNs per queue */ + + return group->slot_use_bitmap == mask[group->mode]; +} + +static inline int dlb2_sn_group_alloc_slot(struct dlb2_sn_group *group) +{ + const u32 bound[] = {16, 8, 4, 2, 1}; + u32 i; + + for (i = 0; i < bound[group->mode]; i++) { + if (!(group->slot_use_bitmap & (1 << i))) { + group->slot_use_bitmap |= 1 << i; + return i; + } + } + + return -1; +} + +static inline void +dlb2_sn_group_free_slot(struct dlb2_sn_group *group, int slot) +{ + group->slot_use_bitmap &= ~(1 << slot); +} + +static inline int dlb2_sn_group_used_slots(struct dlb2_sn_group *group) +{ + int i, cnt = 0; + + for (i = 0; i < 32; i++) + cnt += !!(group->slot_use_bitmap & (1 << i)); + + return cnt; +} + +struct dlb2_hw_domain { + struct dlb2_function_resources *parent_func; + struct dlb2_list_entry func_list; + struct dlb2_list_head used_ldb_queues; + struct dlb2_list_head used_ldb_ports[DLB2_NUM_COS_DOMAINS]; + struct dlb2_list_head used_dir_pq_pairs; + struct dlb2_list_head avail_ldb_queues; + struct dlb2_list_head avail_ldb_ports[DLB2_NUM_COS_DOMAINS]; + struct dlb2_list_head avail_dir_pq_pairs; + u32 total_hist_list_entries; + u32 avail_hist_list_entries; + u32 hist_list_entry_base; + u32 hist_list_entry_offset; + union { + struct { + u32 num_ldb_credits; + u32 num_dir_credits; + }; + struct { + u32 num_credits; + }; + }; + u32 num_avail_aqed_entries; + u32 num_used_aqed_entries; + struct dlb2_resource_id id; + int num_pending_removals; + int num_pending_additions; + u8 configured; + u8 started; +}; + +struct dlb2_bitmap; + +struct dlb2_function_resources { + struct dlb2_list_head avail_domains; + struct dlb2_list_head used_domains; + struct dlb2_list_head avail_ldb_queues; + struct dlb2_list_head avail_ldb_ports[DLB2_NUM_COS_DOMAINS]; + struct dlb2_list_head avail_dir_pq_pairs; + struct dlb2_bitmap *avail_hist_list_entries; + u32 num_avail_domains; + u32 num_avail_ldb_queues; + u32 num_avail_ldb_ports[DLB2_NUM_COS_DOMAINS]; + u32 num_avail_dir_pq_pairs; + union { + struct { + u32 num_avail_qed_entries; + u32 num_avail_dqed_entries; + }; + struct { + u32 num_avail_entries; + }; + }; + u32 num_avail_aqed_entries; + u8 locked; /* (VDEV only) */ +}; + +/* + * After initialization, each resource in dlb2_hw_resources is located in one + * of the following lists: + * -- The PF's available resources list. These are unconfigured resources owned + * by the PF and not allocated to a dlb2 scheduling domain. + * -- A VDEV's available resources list. These are VDEV-owned unconfigured + * resources not allocated to a dlb2 scheduling domain. + * -- A domain's available resources list. These are domain-owned unconfigured + * resources. + * -- A domain's used resources list. These are domain-owned configured + * resources. + * + * A resource moves to a new list when a VDEV or domain is created or destroyed, + * or when the resource is configured. + */ +struct dlb2_hw_resources { + struct dlb2_ldb_queue ldb_queues[DLB2_MAX_NUM_LDB_QUEUES]; + struct dlb2_ldb_port ldb_ports[DLB2_MAX_NUM_LDB_PORTS]; + struct dlb2_dir_pq_pair dir_pq_pairs[DLB2_MAX_NUM_DIR_PORTS_V2_5]; + struct dlb2_sn_group sn_groups[DLB2_MAX_NUM_SEQUENCE_NUMBER_GROUPS]; +}; + +struct dlb2_mbox { + u32 *mbox; + u32 *isr_in_progress; +}; + +struct dlb2_sw_mbox { + struct dlb2_mbox vdev_to_pf; + struct dlb2_mbox pf_to_vdev; + void (*pf_to_vdev_inject)(void *arg); + void *pf_to_vdev_inject_arg; +}; + +struct dlb2_hw { + uint8_t ver; + + /* BAR 0 address */ + void *csr_kva; + unsigned long csr_phys_addr; + /* BAR 2 address */ + void *func_kva; + unsigned long func_phys_addr; + + /* Resource tracking */ + struct dlb2_hw_resources rsrcs; + struct dlb2_function_resources pf; + struct dlb2_function_resources vdev[DLB2_MAX_NUM_VDEVS]; + struct dlb2_hw_domain domains[DLB2_MAX_NUM_DOMAINS]; + u8 cos_reservation[DLB2_NUM_COS_DOMAINS]; + + /* Virtualization */ + int virt_mode; + struct dlb2_sw_mbox mbox[DLB2_MAX_NUM_VDEVS]; + unsigned int pasid[DLB2_MAX_NUM_VDEVS]; +}; + +#endif /* __DLB2_HW_TYPES_NEW_H */ diff --git a/drivers/event/dlb2/pf/base/dlb2_mbox.h b/drivers/event/dlb2/pf/base/dlb2_mbox.h index ce462c089..c6a562f13 100644 --- a/drivers/event/dlb2/pf/base/dlb2_mbox.h +++ b/drivers/event/dlb2/pf/base/dlb2_mbox.h @@ -6,7 +6,6 @@ #define __DLB2_BASE_DLB2_MBOX_H #include "dlb2_osdep_types.h" -#include "dlb2_regs.h" #define DLB2_MBOX_INTERFACE_VERSION 1 diff --git a/drivers/event/dlb2/pf/base/dlb2_osdep.h b/drivers/event/dlb2/pf/base/dlb2_osdep.h index c4c34eba5..747f680b9 100644 --- a/drivers/event/dlb2/pf/base/dlb2_osdep.h +++ b/drivers/event/dlb2/pf/base/dlb2_osdep.h @@ -16,7 +16,11 @@ #include #include #include "../dlb2_main.h" + +/* TEMPORARY inclusion of both headers for merge */ +#include "dlb2_resource_new.h" #include "dlb2_resource.h" + #include "../../dlb2_log.h" #include "../../dlb2_user.h" diff --git a/drivers/event/dlb2/pf/base/dlb2_regs_new.h b/drivers/event/dlb2/pf/base/dlb2_regs_new.h new file mode 100644 index 000000000..593243d63 --- /dev/null +++ b/drivers/event/dlb2/pf/base/dlb2_regs_new.h @@ -0,0 +1,4412 @@ +/* SPDX-License-Identifier: BSD-3-Clause + * Copyright(c) 2016-2020 Intel Corporation + */ + +#ifndef __DLB2_REGS_NEW_H +#define __DLB2_REGS_NEW_H + +#include "dlb2_osdep_types.h" + +#define DLB2_PF_VF2PF_MAILBOX_BYTES 256 +#define DLB2_PF_VF2PF_MAILBOX(vf_id, x) \ + (0x1000 + 0x4 * (x) + (vf_id) * 0x10000) +#define DLB2_PF_VF2PF_MAILBOX_RST 0x0 + +#define DLB2_PF_VF2PF_MAILBOX_MSG 0xFFFFFFFF +#define DLB2_PF_VF2PF_MAILBOX_MSG_LOC 0 + +#define DLB2_PF_VF2PF_MAILBOX_ISR(vf_id) \ + (0x1f00 + (vf_id) * 0x10000) +#define DLB2_PF_VF2PF_MAILBOX_ISR_RST 0x0 + +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF0_ISR 0x00000001 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF1_ISR 0x00000002 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF2_ISR 0x00000004 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF3_ISR 0x00000008 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF4_ISR 0x00000010 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF5_ISR 0x00000020 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF6_ISR 0x00000040 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF7_ISR 0x00000080 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF8_ISR 0x00000100 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF9_ISR 0x00000200 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF10_ISR 0x00000400 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF11_ISR 0x00000800 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF12_ISR 0x00001000 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF13_ISR 0x00002000 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF14_ISR 0x00004000 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF15_ISR 0x00008000 +#define DLB2_PF_VF2PF_MAILBOX_ISR_RSVD0 0xFFFF0000 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF0_ISR_LOC 0 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF1_ISR_LOC 1 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF2_ISR_LOC 2 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF3_ISR_LOC 3 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF4_ISR_LOC 4 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF5_ISR_LOC 5 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF6_ISR_LOC 6 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF7_ISR_LOC 7 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF8_ISR_LOC 8 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF9_ISR_LOC 9 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF10_ISR_LOC 10 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF11_ISR_LOC 11 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF12_ISR_LOC 12 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF13_ISR_LOC 13 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF14_ISR_LOC 14 +#define DLB2_PF_VF2PF_MAILBOX_ISR_VF15_ISR_LOC 15 +#define DLB2_PF_VF2PF_MAILBOX_ISR_RSVD0_LOC 16 + +#define DLB2_PF_VF2PF_FLR_ISR(vf_id) \ + (0x1f04 + (vf_id) * 0x10000) +#define DLB2_PF_VF2PF_FLR_ISR_RST 0x0 + +#define DLB2_PF_VF2PF_FLR_ISR_VF0_ISR 0x00000001 +#define DLB2_PF_VF2PF_FLR_ISR_VF1_ISR 0x00000002 +#define DLB2_PF_VF2PF_FLR_ISR_VF2_ISR 0x00000004 +#define DLB2_PF_VF2PF_FLR_ISR_VF3_ISR 0x00000008 +#define DLB2_PF_VF2PF_FLR_ISR_VF4_ISR 0x00000010 +#define DLB2_PF_VF2PF_FLR_ISR_VF5_ISR 0x00000020 +#define DLB2_PF_VF2PF_FLR_ISR_VF6_ISR 0x00000040 +#define DLB2_PF_VF2PF_FLR_ISR_VF7_ISR 0x00000080 +#define DLB2_PF_VF2PF_FLR_ISR_VF8_ISR 0x00000100 +#define DLB2_PF_VF2PF_FLR_ISR_VF9_ISR 0x00000200 +#define DLB2_PF_VF2PF_FLR_ISR_VF10_ISR 0x00000400 +#define DLB2_PF_VF2PF_FLR_ISR_VF11_ISR 0x00000800 +#define DLB2_PF_VF2PF_FLR_ISR_VF12_ISR 0x00001000 +#define DLB2_PF_VF2PF_FLR_ISR_VF13_ISR 0x00002000 +#define DLB2_PF_VF2PF_FLR_ISR_VF14_ISR 0x00004000 +#define DLB2_PF_VF2PF_FLR_ISR_VF15_ISR 0x00008000 +#define DLB2_PF_VF2PF_FLR_ISR_RSVD0 0xFFFF0000 +#define DLB2_PF_VF2PF_FLR_ISR_VF0_ISR_LOC 0 +#define DLB2_PF_VF2PF_FLR_ISR_VF1_ISR_LOC 1 +#define DLB2_PF_VF2PF_FLR_ISR_VF2_ISR_LOC 2 +#define DLB2_PF_VF2PF_FLR_ISR_VF3_ISR_LOC 3 +#define DLB2_PF_VF2PF_FLR_ISR_VF4_ISR_LOC 4 +#define DLB2_PF_VF2PF_FLR_ISR_VF5_ISR_LOC 5 +#define DLB2_PF_VF2PF_FLR_ISR_VF6_ISR_LOC 6 +#define DLB2_PF_VF2PF_FLR_ISR_VF7_ISR_LOC 7 +#define DLB2_PF_VF2PF_FLR_ISR_VF8_ISR_LOC 8 +#define DLB2_PF_VF2PF_FLR_ISR_VF9_ISR_LOC 9 +#define DLB2_PF_VF2PF_FLR_ISR_VF10_ISR_LOC 10 +#define DLB2_PF_VF2PF_FLR_ISR_VF11_ISR_LOC 11 +#define DLB2_PF_VF2PF_FLR_ISR_VF12_ISR_LOC 12 +#define DLB2_PF_VF2PF_FLR_ISR_VF13_ISR_LOC 13 +#define DLB2_PF_VF2PF_FLR_ISR_VF14_ISR_LOC 14 +#define DLB2_PF_VF2PF_FLR_ISR_VF15_ISR_LOC 15 +#define DLB2_PF_VF2PF_FLR_ISR_RSVD0_LOC 16 + +#define DLB2_PF_VF2PF_ISR_PEND(vf_id) \ + (0x1f10 + (vf_id) * 0x10000) +#define DLB2_PF_VF2PF_ISR_PEND_RST 0x0 + +#define DLB2_PF_VF2PF_ISR_PEND_ISR_PEND 0x00000001 +#define DLB2_PF_VF2PF_ISR_PEND_RSVD0 0xFFFFFFFE +#define DLB2_PF_VF2PF_ISR_PEND_ISR_PEND_LOC 0 +#define DLB2_PF_VF2PF_ISR_PEND_RSVD0_LOC 1 + +#define DLB2_PF_PF2VF_MAILBOX_BYTES 64 +#define DLB2_PF_PF2VF_MAILBOX(vf_id, x) \ + (0x2000 + 0x4 * (x) + (vf_id) * 0x10000) +#define DLB2_PF_PF2VF_MAILBOX_RST 0x0 + +#define DLB2_PF_PF2VF_MAILBOX_MSG 0xFFFFFFFF +#define DLB2_PF_PF2VF_MAILBOX_MSG_LOC 0 + +#define DLB2_PF_PF2VF_MAILBOX_ISR(vf_id) \ + (0x2f00 + (vf_id) * 0x10000) +#define DLB2_PF_PF2VF_MAILBOX_ISR_RST 0x0 + +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF0_ISR 0x00000001 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF1_ISR 0x00000002 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF2_ISR 0x00000004 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF3_ISR 0x00000008 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF4_ISR 0x00000010 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF5_ISR 0x00000020 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF6_ISR 0x00000040 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF7_ISR 0x00000080 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF8_ISR 0x00000100 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF9_ISR 0x00000200 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF10_ISR 0x00000400 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF11_ISR 0x00000800 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF12_ISR 0x00001000 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF13_ISR 0x00002000 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF14_ISR 0x00004000 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF15_ISR 0x00008000 +#define DLB2_PF_PF2VF_MAILBOX_ISR_RSVD0 0xFFFF0000 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF0_ISR_LOC 0 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF1_ISR_LOC 1 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF2_ISR_LOC 2 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF3_ISR_LOC 3 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF4_ISR_LOC 4 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF5_ISR_LOC 5 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF6_ISR_LOC 6 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF7_ISR_LOC 7 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF8_ISR_LOC 8 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF9_ISR_LOC 9 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF10_ISR_LOC 10 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF11_ISR_LOC 11 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF12_ISR_LOC 12 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF13_ISR_LOC 13 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF14_ISR_LOC 14 +#define DLB2_PF_PF2VF_MAILBOX_ISR_VF15_ISR_LOC 15 +#define DLB2_PF_PF2VF_MAILBOX_ISR_RSVD0_LOC 16 + +#define DLB2_PF_VF_RESET_IN_PROGRESS(vf_id) \ + (0x3000 + (vf_id) * 0x10000) +#define DLB2_PF_VF_RESET_IN_PROGRESS_RST 0xffff + +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF0_RESET_IN_PROGRESS 0x00000001 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF1_RESET_IN_PROGRESS 0x00000002 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF2_RESET_IN_PROGRESS 0x00000004 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF3_RESET_IN_PROGRESS 0x00000008 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF4_RESET_IN_PROGRESS 0x00000010 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF5_RESET_IN_PROGRESS 0x00000020 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF6_RESET_IN_PROGRESS 0x00000040 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF7_RESET_IN_PROGRESS 0x00000080 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF8_RESET_IN_PROGRESS 0x00000100 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF9_RESET_IN_PROGRESS 0x00000200 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF10_RESET_IN_PROGRESS 0x00000400 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF11_RESET_IN_PROGRESS 0x00000800 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF12_RESET_IN_PROGRESS 0x00001000 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF13_RESET_IN_PROGRESS 0x00002000 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF14_RESET_IN_PROGRESS 0x00004000 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF15_RESET_IN_PROGRESS 0x00008000 +#define DLB2_PF_VF_RESET_IN_PROGRESS_RSVD0 0xFFFF0000 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF0_RESET_IN_PROGRESS_LOC 0 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF1_RESET_IN_PROGRESS_LOC 1 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF2_RESET_IN_PROGRESS_LOC 2 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF3_RESET_IN_PROGRESS_LOC 3 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF4_RESET_IN_PROGRESS_LOC 4 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF5_RESET_IN_PROGRESS_LOC 5 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF6_RESET_IN_PROGRESS_LOC 6 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF7_RESET_IN_PROGRESS_LOC 7 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF8_RESET_IN_PROGRESS_LOC 8 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF9_RESET_IN_PROGRESS_LOC 9 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF10_RESET_IN_PROGRESS_LOC 10 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF11_RESET_IN_PROGRESS_LOC 11 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF12_RESET_IN_PROGRESS_LOC 12 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF13_RESET_IN_PROGRESS_LOC 13 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF14_RESET_IN_PROGRESS_LOC 14 +#define DLB2_PF_VF_RESET_IN_PROGRESS_VF15_RESET_IN_PROGRESS_LOC 15 +#define DLB2_PF_VF_RESET_IN_PROGRESS_RSVD0_LOC 16 + +#define DLB2_MSIX_VECTOR_CTRL(x) \ + (0x100000c + (x) * 0x10) +#define DLB2_MSIX_VECTOR_CTRL_RST 0x1 + +#define DLB2_MSIX_VECTOR_CTRL_VEC_MASK 0x00000001 +#define DLB2_MSIX_VECTOR_CTRL_RSVD0 0xFFFFFFFE +#define DLB2_MSIX_VECTOR_CTRL_VEC_MASK_LOC 0 +#define DLB2_MSIX_VECTOR_CTRL_RSVD0_LOC 1 + +#define DLB2_IOSF_SMON_COMP_MASK1(x) \ + (0x8002024 + (x) * 0x40) +#define DLB2_IOSF_SMON_COMP_MASK1_RST 0xffffffff + +#define DLB2_IOSF_SMON_COMP_MASK1_COMP_MASK1 0xFFFFFFFF +#define DLB2_IOSF_SMON_COMP_MASK1_COMP_MASK1_LOC 0 + +#define DLB2_IOSF_SMON_COMP_MASK0(x) \ + (0x8002020 + (x) * 0x40) +#define DLB2_IOSF_SMON_COMP_MASK0_RST 0xffffffff + +#define DLB2_IOSF_SMON_COMP_MASK0_COMP_MASK0 0xFFFFFFFF +#define DLB2_IOSF_SMON_COMP_MASK0_COMP_MASK0_LOC 0 + +#define DLB2_IOSF_SMON_MAX_TMR(x) \ + (0x800201c + (x) * 0x40) +#define DLB2_IOSF_SMON_MAX_TMR_RST 0x0 + +#define DLB2_IOSF_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_IOSF_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_IOSF_SMON_TMR(x) \ + (0x8002018 + (x) * 0x40) +#define DLB2_IOSF_SMON_TMR_RST 0x0 + +#define DLB2_IOSF_SMON_TMR_TIMER_VAL 0xFFFFFFFF +#define DLB2_IOSF_SMON_TMR_TIMER_VAL_LOC 0 + +#define DLB2_IOSF_SMON_ACTIVITYCNTR1(x) \ + (0x8002014 + (x) * 0x40) +#define DLB2_IOSF_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_IOSF_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_IOSF_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_IOSF_SMON_ACTIVITYCNTR0(x) \ + (0x8002010 + (x) * 0x40) +#define DLB2_IOSF_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_IOSF_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_IOSF_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_IOSF_SMON_COMPARE1(x) \ + (0x800200c + (x) * 0x40) +#define DLB2_IOSF_SMON_COMPARE1_RST 0x0 + +#define DLB2_IOSF_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_IOSF_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_IOSF_SMON_COMPARE0(x) \ + (0x8002008 + (x) * 0x40) +#define DLB2_IOSF_SMON_COMPARE0_RST 0x0 + +#define DLB2_IOSF_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_IOSF_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_IOSF_SMON_CFG1(x) \ + (0x8002004 + (x) * 0x40) +#define DLB2_IOSF_SMON_CFG1_RST 0x0 + +#define DLB2_IOSF_SMON_CFG1_MODE0 0x000000FF +#define DLB2_IOSF_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_IOSF_SMON_CFG1_RSVD 0xFFFF0000 +#define DLB2_IOSF_SMON_CFG1_MODE0_LOC 0 +#define DLB2_IOSF_SMON_CFG1_MODE1_LOC 8 +#define DLB2_IOSF_SMON_CFG1_RSVD_LOC 16 + +#define DLB2_IOSF_SMON_CFG0(x) \ + (0x8002000 + (x) * 0x40) +#define DLB2_IOSF_SMON_CFG0_RST 0x40000000 + +#define DLB2_IOSF_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_IOSF_SMON_CFG0_RSVD2 0x0000000E +#define DLB2_IOSF_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_IOSF_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_IOSF_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_IOSF_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_IOSF_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_IOSF_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_IOSF_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_IOSF_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_IOSF_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_IOSF_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_IOSF_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_IOSF_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_IOSF_SMON_CFG0_RSVD1 0x00800000 +#define DLB2_IOSF_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_IOSF_SMON_CFG0_RSVD0 0x20000000 +#define DLB2_IOSF_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_IOSF_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_IOSF_SMON_CFG0_RSVD2_LOC 1 +#define DLB2_IOSF_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_IOSF_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_IOSF_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_IOSF_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_IOSF_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_IOSF_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_IOSF_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_IOSF_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_IOSF_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_IOSF_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_IOSF_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_IOSF_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_IOSF_SMON_CFG0_RSVD1_LOC 23 +#define DLB2_IOSF_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_IOSF_SMON_CFG0_RSVD0_LOC 29 +#define DLB2_IOSF_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_IOSF_FUNC_VF_BAR_DSBL(x) \ + (0x20 + (x) * 0x4) +#define DLB2_IOSF_FUNC_VF_BAR_DSBL_RST 0x0 + +#define DLB2_IOSF_FUNC_VF_BAR_DSBL_FUNC_VF_BAR_DIS 0x00000001 +#define DLB2_IOSF_FUNC_VF_BAR_DSBL_RSVD0 0xFFFFFFFE +#define DLB2_IOSF_FUNC_VF_BAR_DSBL_FUNC_VF_BAR_DIS_LOC 0 +#define DLB2_IOSF_FUNC_VF_BAR_DSBL_RSVD0_LOC 1 + +#define DLB2_V2SYS_TOTAL_VAS 0x1000011c +#define DLB2_V2_5SYS_TOTAL_VAS 0x10000114 +#define DLB2_SYS_TOTAL_VAS(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2SYS_TOTAL_VAS : \ + DLB2_V2_5SYS_TOTAL_VAS) +#define DLB2_SYS_TOTAL_VAS_RST 0x20 + +#define DLB2_SYS_TOTAL_VAS_TOTAL_VAS 0xFFFFFFFF +#define DLB2_SYS_TOTAL_VAS_TOTAL_VAS_LOC 0 + +#define DLB2_SYS_TOTAL_DIR_CRDS 0x10000108 +#define DLB2_SYS_TOTAL_DIR_CRDS_RST 0x1000 + +#define DLB2_SYS_TOTAL_DIR_CRDS_TOTAL_DIR_CREDITS 0xFFFFFFFF +#define DLB2_SYS_TOTAL_DIR_CRDS_TOTAL_DIR_CREDITS_LOC 0 + +#define DLB2_SYS_TOTAL_LDB_CRDS 0x10000104 +#define DLB2_SYS_TOTAL_LDB_CRDS_RST 0x2000 + +#define DLB2_SYS_TOTAL_LDB_CRDS_TOTAL_LDB_CREDITS 0xFFFFFFFF +#define DLB2_SYS_TOTAL_LDB_CRDS_TOTAL_LDB_CREDITS_LOC 0 + +#define DLB2_SYS_ALARM_PF_SYND2 0x10000508 +#define DLB2_SYS_ALARM_PF_SYND2_RST 0x0 + +#define DLB2_SYS_ALARM_PF_SYND2_LOCK_ID 0x0000FFFF +#define DLB2_SYS_ALARM_PF_SYND2_MEAS 0x00010000 +#define DLB2_SYS_ALARM_PF_SYND2_DEBUG 0x00FE0000 +#define DLB2_SYS_ALARM_PF_SYND2_CQ_POP 0x01000000 +#define DLB2_SYS_ALARM_PF_SYND2_QE_UHL 0x02000000 +#define DLB2_SYS_ALARM_PF_SYND2_QE_ORSP 0x04000000 +#define DLB2_SYS_ALARM_PF_SYND2_QE_VALID 0x08000000 +#define DLB2_SYS_ALARM_PF_SYND2_CQ_INT_REARM 0x10000000 +#define DLB2_SYS_ALARM_PF_SYND2_DSI_ERROR 0x20000000 +#define DLB2_SYS_ALARM_PF_SYND2_RSVD0 0xC0000000 +#define DLB2_SYS_ALARM_PF_SYND2_LOCK_ID_LOC 0 +#define DLB2_SYS_ALARM_PF_SYND2_MEAS_LOC 16 +#define DLB2_SYS_ALARM_PF_SYND2_DEBUG_LOC 17 +#define DLB2_SYS_ALARM_PF_SYND2_CQ_POP_LOC 24 +#define DLB2_SYS_ALARM_PF_SYND2_QE_UHL_LOC 25 +#define DLB2_SYS_ALARM_PF_SYND2_QE_ORSP_LOC 26 +#define DLB2_SYS_ALARM_PF_SYND2_QE_VALID_LOC 27 +#define DLB2_SYS_ALARM_PF_SYND2_CQ_INT_REARM_LOC 28 +#define DLB2_SYS_ALARM_PF_SYND2_DSI_ERROR_LOC 29 +#define DLB2_SYS_ALARM_PF_SYND2_RSVD0_LOC 30 + +#define DLB2_SYS_ALARM_PF_SYND1 0x10000504 +#define DLB2_SYS_ALARM_PF_SYND1_RST 0x0 + +#define DLB2_SYS_ALARM_PF_SYND1_DSI 0x0000FFFF +#define DLB2_SYS_ALARM_PF_SYND1_QID 0x00FF0000 +#define DLB2_SYS_ALARM_PF_SYND1_QTYPE 0x03000000 +#define DLB2_SYS_ALARM_PF_SYND1_QPRI 0x1C000000 +#define DLB2_SYS_ALARM_PF_SYND1_MSG_TYPE 0xE0000000 +#define DLB2_SYS_ALARM_PF_SYND1_DSI_LOC 0 +#define DLB2_SYS_ALARM_PF_SYND1_QID_LOC 16 +#define DLB2_SYS_ALARM_PF_SYND1_QTYPE_LOC 24 +#define DLB2_SYS_ALARM_PF_SYND1_QPRI_LOC 26 +#define DLB2_SYS_ALARM_PF_SYND1_MSG_TYPE_LOC 29 + +#define DLB2_SYS_ALARM_PF_SYND0 0x10000500 +#define DLB2_SYS_ALARM_PF_SYND0_RST 0x0 + +#define DLB2_SYS_ALARM_PF_SYND0_SYNDROME 0x000000FF +#define DLB2_SYS_ALARM_PF_SYND0_RTYPE 0x00000300 +#define DLB2_SYS_ALARM_PF_SYND0_RSVD0 0x00001C00 +#define DLB2_SYS_ALARM_PF_SYND0_IS_LDB 0x00002000 +#define DLB2_SYS_ALARM_PF_SYND0_CLS 0x0000C000 +#define DLB2_SYS_ALARM_PF_SYND0_AID 0x003F0000 +#define DLB2_SYS_ALARM_PF_SYND0_UNIT 0x03C00000 +#define DLB2_SYS_ALARM_PF_SYND0_SOURCE 0x3C000000 +#define DLB2_SYS_ALARM_PF_SYND0_MORE 0x40000000 +#define DLB2_SYS_ALARM_PF_SYND0_VALID 0x80000000 +#define DLB2_SYS_ALARM_PF_SYND0_SYNDROME_LOC 0 +#define DLB2_SYS_ALARM_PF_SYND0_RTYPE_LOC 8 +#define DLB2_SYS_ALARM_PF_SYND0_RSVD0_LOC 10 +#define DLB2_SYS_ALARM_PF_SYND0_IS_LDB_LOC 13 +#define DLB2_SYS_ALARM_PF_SYND0_CLS_LOC 14 +#define DLB2_SYS_ALARM_PF_SYND0_AID_LOC 16 +#define DLB2_SYS_ALARM_PF_SYND0_UNIT_LOC 22 +#define DLB2_SYS_ALARM_PF_SYND0_SOURCE_LOC 26 +#define DLB2_SYS_ALARM_PF_SYND0_MORE_LOC 30 +#define DLB2_SYS_ALARM_PF_SYND0_VALID_LOC 31 + +#define DLB2_SYS_VF_LDB_VPP_V(x) \ + (0x10000f00 + (x) * 0x1000) +#define DLB2_SYS_VF_LDB_VPP_V_RST 0x0 + +#define DLB2_SYS_VF_LDB_VPP_V_VPP_V 0x00000001 +#define DLB2_SYS_VF_LDB_VPP_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_VF_LDB_VPP_V_VPP_V_LOC 0 +#define DLB2_SYS_VF_LDB_VPP_V_RSVD0_LOC 1 + +#define DLB2_SYS_VF_LDB_VPP2PP(x) \ + (0x10000f04 + (x) * 0x1000) +#define DLB2_SYS_VF_LDB_VPP2PP_RST 0x0 + +#define DLB2_SYS_VF_LDB_VPP2PP_PP 0x0000003F +#define DLB2_SYS_VF_LDB_VPP2PP_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_VF_LDB_VPP2PP_PP_LOC 0 +#define DLB2_SYS_VF_LDB_VPP2PP_RSVD0_LOC 6 + +#define DLB2_SYS_VF_DIR_VPP_V(x) \ + (0x10000f08 + (x) * 0x1000) +#define DLB2_SYS_VF_DIR_VPP_V_RST 0x0 + +#define DLB2_SYS_VF_DIR_VPP_V_VPP_V 0x00000001 +#define DLB2_SYS_VF_DIR_VPP_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_VF_DIR_VPP_V_VPP_V_LOC 0 +#define DLB2_SYS_VF_DIR_VPP_V_RSVD0_LOC 1 + +#define DLB2_SYS_VF_DIR_VPP2PP(x) \ + (0x10000f0c + (x) * 0x1000) +#define DLB2_SYS_VF_DIR_VPP2PP_RST 0x0 + +#define DLB2_SYS_VF_DIR_VPP2PP_PP 0x0000003F +#define DLB2_SYS_VF_DIR_VPP2PP_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_VF_DIR_VPP2PP_PP_LOC 0 +#define DLB2_SYS_VF_DIR_VPP2PP_RSVD0_LOC 6 + +#define DLB2_SYS_VF_LDB_VQID_V(x) \ + (0x10000f10 + (x) * 0x1000) +#define DLB2_SYS_VF_LDB_VQID_V_RST 0x0 + +#define DLB2_SYS_VF_LDB_VQID_V_VQID_V 0x00000001 +#define DLB2_SYS_VF_LDB_VQID_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_VF_LDB_VQID_V_VQID_V_LOC 0 +#define DLB2_SYS_VF_LDB_VQID_V_RSVD0_LOC 1 + +#define DLB2_SYS_VF_LDB_VQID2QID(x) \ + (0x10000f14 + (x) * 0x1000) +#define DLB2_SYS_VF_LDB_VQID2QID_RST 0x0 + +#define DLB2_SYS_VF_LDB_VQID2QID_QID 0x0000001F +#define DLB2_SYS_VF_LDB_VQID2QID_RSVD0 0xFFFFFFE0 +#define DLB2_SYS_VF_LDB_VQID2QID_QID_LOC 0 +#define DLB2_SYS_VF_LDB_VQID2QID_RSVD0_LOC 5 + +#define DLB2_SYS_LDB_QID2VQID(x) \ + (0x10000f18 + (x) * 0x1000) +#define DLB2_SYS_LDB_QID2VQID_RST 0x0 + +#define DLB2_SYS_LDB_QID2VQID_VQID 0x0000001F +#define DLB2_SYS_LDB_QID2VQID_RSVD0 0xFFFFFFE0 +#define DLB2_SYS_LDB_QID2VQID_VQID_LOC 0 +#define DLB2_SYS_LDB_QID2VQID_RSVD0_LOC 5 + +#define DLB2_SYS_VF_DIR_VQID_V(x) \ + (0x10000f1c + (x) * 0x1000) +#define DLB2_SYS_VF_DIR_VQID_V_RST 0x0 + +#define DLB2_SYS_VF_DIR_VQID_V_VQID_V 0x00000001 +#define DLB2_SYS_VF_DIR_VQID_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_VF_DIR_VQID_V_VQID_V_LOC 0 +#define DLB2_SYS_VF_DIR_VQID_V_RSVD0_LOC 1 + +#define DLB2_SYS_VF_DIR_VQID2QID(x) \ + (0x10000f20 + (x) * 0x1000) +#define DLB2_SYS_VF_DIR_VQID2QID_RST 0x0 + +#define DLB2_SYS_VF_DIR_VQID2QID_QID 0x0000003F +#define DLB2_SYS_VF_DIR_VQID2QID_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_VF_DIR_VQID2QID_QID_LOC 0 +#define DLB2_SYS_VF_DIR_VQID2QID_RSVD0_LOC 6 + +#define DLB2_SYS_LDB_VASQID_V(x) \ + (0x10000f24 + (x) * 0x1000) +#define DLB2_SYS_LDB_VASQID_V_RST 0x0 + +#define DLB2_SYS_LDB_VASQID_V_VASQID_V 0x00000001 +#define DLB2_SYS_LDB_VASQID_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_LDB_VASQID_V_VASQID_V_LOC 0 +#define DLB2_SYS_LDB_VASQID_V_RSVD0_LOC 1 + +#define DLB2_SYS_DIR_VASQID_V(x) \ + (0x10000f28 + (x) * 0x1000) +#define DLB2_SYS_DIR_VASQID_V_RST 0x0 + +#define DLB2_SYS_DIR_VASQID_V_VASQID_V 0x00000001 +#define DLB2_SYS_DIR_VASQID_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_DIR_VASQID_V_VASQID_V_LOC 0 +#define DLB2_SYS_DIR_VASQID_V_RSVD0_LOC 1 + +#define DLB2_SYS_ALARM_VF_SYND2(x) \ + (0x10000f48 + (x) * 0x1000) +#define DLB2_SYS_ALARM_VF_SYND2_RST 0x0 + +#define DLB2_SYS_ALARM_VF_SYND2_LOCK_ID 0x0000FFFF +#define DLB2_SYS_ALARM_VF_SYND2_DEBUG 0x00FF0000 +#define DLB2_SYS_ALARM_VF_SYND2_CQ_POP 0x01000000 +#define DLB2_SYS_ALARM_VF_SYND2_QE_UHL 0x02000000 +#define DLB2_SYS_ALARM_VF_SYND2_QE_ORSP 0x04000000 +#define DLB2_SYS_ALARM_VF_SYND2_QE_VALID 0x08000000 +#define DLB2_SYS_ALARM_VF_SYND2_ISZ 0x10000000 +#define DLB2_SYS_ALARM_VF_SYND2_DSI_ERROR 0x20000000 +#define DLB2_SYS_ALARM_VF_SYND2_DLBRSVD 0xC0000000 +#define DLB2_SYS_ALARM_VF_SYND2_LOCK_ID_LOC 0 +#define DLB2_SYS_ALARM_VF_SYND2_DEBUG_LOC 16 +#define DLB2_SYS_ALARM_VF_SYND2_CQ_POP_LOC 24 +#define DLB2_SYS_ALARM_VF_SYND2_QE_UHL_LOC 25 +#define DLB2_SYS_ALARM_VF_SYND2_QE_ORSP_LOC 26 +#define DLB2_SYS_ALARM_VF_SYND2_QE_VALID_LOC 27 +#define DLB2_SYS_ALARM_VF_SYND2_ISZ_LOC 28 +#define DLB2_SYS_ALARM_VF_SYND2_DSI_ERROR_LOC 29 +#define DLB2_SYS_ALARM_VF_SYND2_DLBRSVD_LOC 30 + +#define DLB2_SYS_ALARM_VF_SYND1(x) \ + (0x10000f44 + (x) * 0x1000) +#define DLB2_SYS_ALARM_VF_SYND1_RST 0x0 + +#define DLB2_SYS_ALARM_VF_SYND1_DSI 0x0000FFFF +#define DLB2_SYS_ALARM_VF_SYND1_QID 0x00FF0000 +#define DLB2_SYS_ALARM_VF_SYND1_QTYPE 0x03000000 +#define DLB2_SYS_ALARM_VF_SYND1_QPRI 0x1C000000 +#define DLB2_SYS_ALARM_VF_SYND1_MSG_TYPE 0xE0000000 +#define DLB2_SYS_ALARM_VF_SYND1_DSI_LOC 0 +#define DLB2_SYS_ALARM_VF_SYND1_QID_LOC 16 +#define DLB2_SYS_ALARM_VF_SYND1_QTYPE_LOC 24 +#define DLB2_SYS_ALARM_VF_SYND1_QPRI_LOC 26 +#define DLB2_SYS_ALARM_VF_SYND1_MSG_TYPE_LOC 29 + +#define DLB2_SYS_ALARM_VF_SYND0(x) \ + (0x10000f40 + (x) * 0x1000) +#define DLB2_SYS_ALARM_VF_SYND0_RST 0x0 + +#define DLB2_SYS_ALARM_VF_SYND0_SYNDROME 0x000000FF +#define DLB2_SYS_ALARM_VF_SYND0_RTYPE 0x00000300 +#define DLB2_SYS_ALARM_VF_SYND0_VF_SYND0_PARITY 0x00000400 +#define DLB2_SYS_ALARM_VF_SYND0_VF_SYND1_PARITY 0x00000800 +#define DLB2_SYS_ALARM_VF_SYND0_VF_SYND2_PARITY 0x00001000 +#define DLB2_SYS_ALARM_VF_SYND0_IS_LDB 0x00002000 +#define DLB2_SYS_ALARM_VF_SYND0_CLS 0x0000C000 +#define DLB2_SYS_ALARM_VF_SYND0_AID 0x003F0000 +#define DLB2_SYS_ALARM_VF_SYND0_UNIT 0x03C00000 +#define DLB2_SYS_ALARM_VF_SYND0_SOURCE 0x3C000000 +#define DLB2_SYS_ALARM_VF_SYND0_MORE 0x40000000 +#define DLB2_SYS_ALARM_VF_SYND0_VALID 0x80000000 +#define DLB2_SYS_ALARM_VF_SYND0_SYNDROME_LOC 0 +#define DLB2_SYS_ALARM_VF_SYND0_RTYPE_LOC 8 +#define DLB2_SYS_ALARM_VF_SYND0_VF_SYND0_PARITY_LOC 10 +#define DLB2_SYS_ALARM_VF_SYND0_VF_SYND1_PARITY_LOC 11 +#define DLB2_SYS_ALARM_VF_SYND0_VF_SYND2_PARITY_LOC 12 +#define DLB2_SYS_ALARM_VF_SYND0_IS_LDB_LOC 13 +#define DLB2_SYS_ALARM_VF_SYND0_CLS_LOC 14 +#define DLB2_SYS_ALARM_VF_SYND0_AID_LOC 16 +#define DLB2_SYS_ALARM_VF_SYND0_UNIT_LOC 22 +#define DLB2_SYS_ALARM_VF_SYND0_SOURCE_LOC 26 +#define DLB2_SYS_ALARM_VF_SYND0_MORE_LOC 30 +#define DLB2_SYS_ALARM_VF_SYND0_VALID_LOC 31 + +#define DLB2_SYS_LDB_QID_CFG_V(x) \ + (0x10000f58 + (x) * 0x1000) +#define DLB2_SYS_LDB_QID_CFG_V_RST 0x0 + +#define DLB2_SYS_LDB_QID_CFG_V_SN_CFG_V 0x00000001 +#define DLB2_SYS_LDB_QID_CFG_V_FID_CFG_V 0x00000002 +#define DLB2_SYS_LDB_QID_CFG_V_RSVD0 0xFFFFFFFC +#define DLB2_SYS_LDB_QID_CFG_V_SN_CFG_V_LOC 0 +#define DLB2_SYS_LDB_QID_CFG_V_FID_CFG_V_LOC 1 +#define DLB2_SYS_LDB_QID_CFG_V_RSVD0_LOC 2 + +#define DLB2_SYS_LDB_QID_ITS(x) \ + (0x10000f54 + (x) * 0x1000) +#define DLB2_SYS_LDB_QID_ITS_RST 0x0 + +#define DLB2_SYS_LDB_QID_ITS_QID_ITS 0x00000001 +#define DLB2_SYS_LDB_QID_ITS_RSVD0 0xFFFFFFFE +#define DLB2_SYS_LDB_QID_ITS_QID_ITS_LOC 0 +#define DLB2_SYS_LDB_QID_ITS_RSVD0_LOC 1 + +#define DLB2_SYS_LDB_QID_V(x) \ + (0x10000f50 + (x) * 0x1000) +#define DLB2_SYS_LDB_QID_V_RST 0x0 + +#define DLB2_SYS_LDB_QID_V_QID_V 0x00000001 +#define DLB2_SYS_LDB_QID_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_LDB_QID_V_QID_V_LOC 0 +#define DLB2_SYS_LDB_QID_V_RSVD0_LOC 1 + +#define DLB2_SYS_DIR_QID_ITS(x) \ + (0x10000f64 + (x) * 0x1000) +#define DLB2_SYS_DIR_QID_ITS_RST 0x0 + +#define DLB2_SYS_DIR_QID_ITS_QID_ITS 0x00000001 +#define DLB2_SYS_DIR_QID_ITS_RSVD0 0xFFFFFFFE +#define DLB2_SYS_DIR_QID_ITS_QID_ITS_LOC 0 +#define DLB2_SYS_DIR_QID_ITS_RSVD0_LOC 1 + +#define DLB2_SYS_DIR_QID_V(x) \ + (0x10000f60 + (x) * 0x1000) +#define DLB2_SYS_DIR_QID_V_RST 0x0 + +#define DLB2_SYS_DIR_QID_V_QID_V 0x00000001 +#define DLB2_SYS_DIR_QID_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_DIR_QID_V_QID_V_LOC 0 +#define DLB2_SYS_DIR_QID_V_RSVD0_LOC 1 + +#define DLB2_SYS_LDB_CQ_AI_DATA(x) \ + (0x10000fa8 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_AI_DATA_RST 0x0 + +#define DLB2_SYS_LDB_CQ_AI_DATA_CQ_AI_DATA 0xFFFFFFFF +#define DLB2_SYS_LDB_CQ_AI_DATA_CQ_AI_DATA_LOC 0 + +#define DLB2_SYS_LDB_CQ_AI_ADDR(x) \ + (0x10000fa4 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_AI_ADDR_RST 0x0 + +#define DLB2_SYS_LDB_CQ_AI_ADDR_RSVD1 0x00000003 +#define DLB2_SYS_LDB_CQ_AI_ADDR_CQ_AI_ADDR 0x000FFFFC +#define DLB2_SYS_LDB_CQ_AI_ADDR_RSVD0 0xFFF00000 +#define DLB2_SYS_LDB_CQ_AI_ADDR_RSVD1_LOC 0 +#define DLB2_SYS_LDB_CQ_AI_ADDR_CQ_AI_ADDR_LOC 2 +#define DLB2_SYS_LDB_CQ_AI_ADDR_RSVD0_LOC 20 + +#define DLB2_V2SYS_LDB_CQ_PASID(x) \ + (0x10000fa0 + (x) * 0x1000) +#define DLB2_V2_5SYS_LDB_CQ_PASID(x) \ + (0x10000f9c + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_PASID(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2SYS_LDB_CQ_PASID(x) : \ + DLB2_V2_5SYS_LDB_CQ_PASID(x)) +#define DLB2_SYS_LDB_CQ_PASID_RST 0x0 + +#define DLB2_SYS_LDB_CQ_PASID_PASID 0x000FFFFF +#define DLB2_SYS_LDB_CQ_PASID_EXE_REQ 0x00100000 +#define DLB2_SYS_LDB_CQ_PASID_PRIV_REQ 0x00200000 +#define DLB2_SYS_LDB_CQ_PASID_FMT2 0x00400000 +#define DLB2_SYS_LDB_CQ_PASID_RSVD0 0xFF800000 +#define DLB2_SYS_LDB_CQ_PASID_PASID_LOC 0 +#define DLB2_SYS_LDB_CQ_PASID_EXE_REQ_LOC 20 +#define DLB2_SYS_LDB_CQ_PASID_PRIV_REQ_LOC 21 +#define DLB2_SYS_LDB_CQ_PASID_FMT2_LOC 22 +#define DLB2_SYS_LDB_CQ_PASID_RSVD0_LOC 23 + +#define DLB2_SYS_LDB_CQ_AT(x) \ + (0x10000f9c + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_AT_RST 0x0 + +#define DLB2_SYS_LDB_CQ_AT_CQ_AT 0x00000003 +#define DLB2_SYS_LDB_CQ_AT_RSVD0 0xFFFFFFFC +#define DLB2_SYS_LDB_CQ_AT_CQ_AT_LOC 0 +#define DLB2_SYS_LDB_CQ_AT_RSVD0_LOC 2 + +#define DLB2_SYS_LDB_CQ_ISR(x) \ + (0x10000f98 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_ISR_RST 0x0 +/* CQ Interrupt Modes */ +#define DLB2_CQ_ISR_MODE_DIS 0 +#define DLB2_CQ_ISR_MODE_MSI 1 +#define DLB2_CQ_ISR_MODE_MSIX 2 +#define DLB2_CQ_ISR_MODE_ADI 3 + +#define DLB2_SYS_LDB_CQ_ISR_VECTOR 0x0000003F +#define DLB2_SYS_LDB_CQ_ISR_VF 0x000003C0 +#define DLB2_SYS_LDB_CQ_ISR_EN_CODE 0x00000C00 +#define DLB2_SYS_LDB_CQ_ISR_RSVD0 0xFFFFF000 +#define DLB2_SYS_LDB_CQ_ISR_VECTOR_LOC 0 +#define DLB2_SYS_LDB_CQ_ISR_VF_LOC 6 +#define DLB2_SYS_LDB_CQ_ISR_EN_CODE_LOC 10 +#define DLB2_SYS_LDB_CQ_ISR_RSVD0_LOC 12 + +#define DLB2_SYS_LDB_CQ2VF_PF_RO(x) \ + (0x10000f94 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ2VF_PF_RO_RST 0x0 + +#define DLB2_SYS_LDB_CQ2VF_PF_RO_VF 0x0000000F +#define DLB2_SYS_LDB_CQ2VF_PF_RO_IS_PF 0x00000010 +#define DLB2_SYS_LDB_CQ2VF_PF_RO_RO 0x00000020 +#define DLB2_SYS_LDB_CQ2VF_PF_RO_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_LDB_CQ2VF_PF_RO_VF_LOC 0 +#define DLB2_SYS_LDB_CQ2VF_PF_RO_IS_PF_LOC 4 +#define DLB2_SYS_LDB_CQ2VF_PF_RO_RO_LOC 5 +#define DLB2_SYS_LDB_CQ2VF_PF_RO_RSVD0_LOC 6 + +#define DLB2_SYS_LDB_PP_V(x) \ + (0x10000f90 + (x) * 0x1000) +#define DLB2_SYS_LDB_PP_V_RST 0x0 + +#define DLB2_SYS_LDB_PP_V_PP_V 0x00000001 +#define DLB2_SYS_LDB_PP_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_LDB_PP_V_PP_V_LOC 0 +#define DLB2_SYS_LDB_PP_V_RSVD0_LOC 1 + +#define DLB2_SYS_LDB_PP2VDEV(x) \ + (0x10000f8c + (x) * 0x1000) +#define DLB2_SYS_LDB_PP2VDEV_RST 0x0 + +#define DLB2_SYS_LDB_PP2VDEV_VDEV 0x0000000F +#define DLB2_SYS_LDB_PP2VDEV_RSVD0 0xFFFFFFF0 +#define DLB2_SYS_LDB_PP2VDEV_VDEV_LOC 0 +#define DLB2_SYS_LDB_PP2VDEV_RSVD0_LOC 4 + +#define DLB2_SYS_LDB_PP2VAS(x) \ + (0x10000f88 + (x) * 0x1000) +#define DLB2_SYS_LDB_PP2VAS_RST 0x0 + +#define DLB2_SYS_LDB_PP2VAS_VAS 0x0000001F +#define DLB2_SYS_LDB_PP2VAS_RSVD0 0xFFFFFFE0 +#define DLB2_SYS_LDB_PP2VAS_VAS_LOC 0 +#define DLB2_SYS_LDB_PP2VAS_RSVD0_LOC 5 + +#define DLB2_SYS_LDB_CQ_ADDR_U(x) \ + (0x10000f84 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_ADDR_U_RST 0x0 + +#define DLB2_SYS_LDB_CQ_ADDR_U_ADDR_U 0xFFFFFFFF +#define DLB2_SYS_LDB_CQ_ADDR_U_ADDR_U_LOC 0 + +#define DLB2_SYS_LDB_CQ_ADDR_L(x) \ + (0x10000f80 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_ADDR_L_RST 0x0 + +#define DLB2_SYS_LDB_CQ_ADDR_L_RSVD0 0x0000003F +#define DLB2_SYS_LDB_CQ_ADDR_L_ADDR_L 0xFFFFFFC0 +#define DLB2_SYS_LDB_CQ_ADDR_L_RSVD0_LOC 0 +#define DLB2_SYS_LDB_CQ_ADDR_L_ADDR_L_LOC 6 + +#define DLB2_SYS_DIR_CQ_FMT(x) \ + (0x10000fec + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_FMT_RST 0x0 + +#define DLB2_SYS_DIR_CQ_FMT_KEEP_PF_PPID 0x00000001 +#define DLB2_SYS_DIR_CQ_FMT_RSVD0 0xFFFFFFFE +#define DLB2_SYS_DIR_CQ_FMT_KEEP_PF_PPID_LOC 0 +#define DLB2_SYS_DIR_CQ_FMT_RSVD0_LOC 1 + +#define DLB2_SYS_DIR_CQ_AI_DATA(x) \ + (0x10000fe8 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_AI_DATA_RST 0x0 + +#define DLB2_SYS_DIR_CQ_AI_DATA_CQ_AI_DATA 0xFFFFFFFF +#define DLB2_SYS_DIR_CQ_AI_DATA_CQ_AI_DATA_LOC 0 + +#define DLB2_SYS_DIR_CQ_AI_ADDR(x) \ + (0x10000fe4 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_AI_ADDR_RST 0x0 + +#define DLB2_SYS_DIR_CQ_AI_ADDR_RSVD1 0x00000003 +#define DLB2_SYS_DIR_CQ_AI_ADDR_CQ_AI_ADDR 0x000FFFFC +#define DLB2_SYS_DIR_CQ_AI_ADDR_RSVD0 0xFFF00000 +#define DLB2_SYS_DIR_CQ_AI_ADDR_RSVD1_LOC 0 +#define DLB2_SYS_DIR_CQ_AI_ADDR_CQ_AI_ADDR_LOC 2 +#define DLB2_SYS_DIR_CQ_AI_ADDR_RSVD0_LOC 20 + +#define DLB2_V2SYS_DIR_CQ_PASID(x) \ + (0x10000fe0 + (x) * 0x1000) +#define DLB2_V2_5SYS_DIR_CQ_PASID(x) \ + (0x10000fdc + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_PASID(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2SYS_DIR_CQ_PASID(x) : \ + DLB2_V2_5SYS_DIR_CQ_PASID(x)) +#define DLB2_SYS_DIR_CQ_PASID_RST 0x0 + +#define DLB2_SYS_DIR_CQ_PASID_PASID 0x000FFFFF +#define DLB2_SYS_DIR_CQ_PASID_EXE_REQ 0x00100000 +#define DLB2_SYS_DIR_CQ_PASID_PRIV_REQ 0x00200000 +#define DLB2_SYS_DIR_CQ_PASID_FMT2 0x00400000 +#define DLB2_SYS_DIR_CQ_PASID_RSVD0 0xFF800000 +#define DLB2_SYS_DIR_CQ_PASID_PASID_LOC 0 +#define DLB2_SYS_DIR_CQ_PASID_EXE_REQ_LOC 20 +#define DLB2_SYS_DIR_CQ_PASID_PRIV_REQ_LOC 21 +#define DLB2_SYS_DIR_CQ_PASID_FMT2_LOC 22 +#define DLB2_SYS_DIR_CQ_PASID_RSVD0_LOC 23 + +#define DLB2_SYS_DIR_CQ_AT(x) \ + (0x10000fdc + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_AT_RST 0x0 + +#define DLB2_SYS_DIR_CQ_AT_CQ_AT 0x00000003 +#define DLB2_SYS_DIR_CQ_AT_RSVD0 0xFFFFFFFC +#define DLB2_SYS_DIR_CQ_AT_CQ_AT_LOC 0 +#define DLB2_SYS_DIR_CQ_AT_RSVD0_LOC 2 + +#define DLB2_SYS_DIR_CQ_ISR(x) \ + (0x10000fd8 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_ISR_RST 0x0 + +#define DLB2_SYS_DIR_CQ_ISR_VECTOR 0x0000003F +#define DLB2_SYS_DIR_CQ_ISR_VF 0x000003C0 +#define DLB2_SYS_DIR_CQ_ISR_EN_CODE 0x00000C00 +#define DLB2_SYS_DIR_CQ_ISR_RSVD0 0xFFFFF000 +#define DLB2_SYS_DIR_CQ_ISR_VECTOR_LOC 0 +#define DLB2_SYS_DIR_CQ_ISR_VF_LOC 6 +#define DLB2_SYS_DIR_CQ_ISR_EN_CODE_LOC 10 +#define DLB2_SYS_DIR_CQ_ISR_RSVD0_LOC 12 + +#define DLB2_SYS_DIR_CQ2VF_PF_RO(x) \ + (0x10000fd4 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ2VF_PF_RO_RST 0x0 + +#define DLB2_SYS_DIR_CQ2VF_PF_RO_VF 0x0000000F +#define DLB2_SYS_DIR_CQ2VF_PF_RO_IS_PF 0x00000010 +#define DLB2_SYS_DIR_CQ2VF_PF_RO_RO 0x00000020 +#define DLB2_SYS_DIR_CQ2VF_PF_RO_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_DIR_CQ2VF_PF_RO_VF_LOC 0 +#define DLB2_SYS_DIR_CQ2VF_PF_RO_IS_PF_LOC 4 +#define DLB2_SYS_DIR_CQ2VF_PF_RO_RO_LOC 5 +#define DLB2_SYS_DIR_CQ2VF_PF_RO_RSVD0_LOC 6 + +#define DLB2_SYS_DIR_PP_V(x) \ + (0x10000fd0 + (x) * 0x1000) +#define DLB2_SYS_DIR_PP_V_RST 0x0 + +#define DLB2_SYS_DIR_PP_V_PP_V 0x00000001 +#define DLB2_SYS_DIR_PP_V_RSVD0 0xFFFFFFFE +#define DLB2_SYS_DIR_PP_V_PP_V_LOC 0 +#define DLB2_SYS_DIR_PP_V_RSVD0_LOC 1 + +#define DLB2_SYS_DIR_PP2VDEV(x) \ + (0x10000fcc + (x) * 0x1000) +#define DLB2_SYS_DIR_PP2VDEV_RST 0x0 + +#define DLB2_SYS_DIR_PP2VDEV_VDEV 0x0000000F +#define DLB2_SYS_DIR_PP2VDEV_RSVD0 0xFFFFFFF0 +#define DLB2_SYS_DIR_PP2VDEV_VDEV_LOC 0 +#define DLB2_SYS_DIR_PP2VDEV_RSVD0_LOC 4 + +#define DLB2_SYS_DIR_PP2VAS(x) \ + (0x10000fc8 + (x) * 0x1000) +#define DLB2_SYS_DIR_PP2VAS_RST 0x0 + +#define DLB2_SYS_DIR_PP2VAS_VAS 0x0000001F +#define DLB2_SYS_DIR_PP2VAS_RSVD0 0xFFFFFFE0 +#define DLB2_SYS_DIR_PP2VAS_VAS_LOC 0 +#define DLB2_SYS_DIR_PP2VAS_RSVD0_LOC 5 + +#define DLB2_SYS_DIR_CQ_ADDR_U(x) \ + (0x10000fc4 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_ADDR_U_RST 0x0 + +#define DLB2_SYS_DIR_CQ_ADDR_U_ADDR_U 0xFFFFFFFF +#define DLB2_SYS_DIR_CQ_ADDR_U_ADDR_U_LOC 0 + +#define DLB2_SYS_DIR_CQ_ADDR_L(x) \ + (0x10000fc0 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_ADDR_L_RST 0x0 + +#define DLB2_SYS_DIR_CQ_ADDR_L_RSVD0 0x0000003F +#define DLB2_SYS_DIR_CQ_ADDR_L_ADDR_L 0xFFFFFFC0 +#define DLB2_SYS_DIR_CQ_ADDR_L_RSVD0_LOC 0 +#define DLB2_SYS_DIR_CQ_ADDR_L_ADDR_L_LOC 6 + +#define DLB2_SYS_PM_SMON_COMP_MASK1 0x10003024 +#define DLB2_SYS_PM_SMON_COMP_MASK1_RST 0xffffffff + +#define DLB2_SYS_PM_SMON_COMP_MASK1_COMP_MASK1 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_COMP_MASK1_COMP_MASK1_LOC 0 + +#define DLB2_SYS_PM_SMON_COMP_MASK0 0x10003020 +#define DLB2_SYS_PM_SMON_COMP_MASK0_RST 0xffffffff + +#define DLB2_SYS_PM_SMON_COMP_MASK0_COMP_MASK0 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_COMP_MASK0_COMP_MASK0_LOC 0 + +#define DLB2_SYS_PM_SMON_MAX_TMR 0x1000301c +#define DLB2_SYS_PM_SMON_MAX_TMR_RST 0x0 + +#define DLB2_SYS_PM_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_SYS_PM_SMON_TMR 0x10003018 +#define DLB2_SYS_PM_SMON_TMR_RST 0x0 + +#define DLB2_SYS_PM_SMON_TMR_TIMER_VAL 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_TMR_TIMER_VAL_LOC 0 + +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR1 0x10003014 +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR0 0x10003010 +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_SYS_PM_SMON_COMPARE1 0x1000300c +#define DLB2_SYS_PM_SMON_COMPARE1_RST 0x0 + +#define DLB2_SYS_PM_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_SYS_PM_SMON_COMPARE0 0x10003008 +#define DLB2_SYS_PM_SMON_COMPARE0_RST 0x0 + +#define DLB2_SYS_PM_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_SYS_PM_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_SYS_PM_SMON_CFG1 0x10003004 +#define DLB2_SYS_PM_SMON_CFG1_RST 0x0 + +#define DLB2_SYS_PM_SMON_CFG1_MODE0 0x000000FF +#define DLB2_SYS_PM_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_SYS_PM_SMON_CFG1_RSVD 0xFFFF0000 +#define DLB2_SYS_PM_SMON_CFG1_MODE0_LOC 0 +#define DLB2_SYS_PM_SMON_CFG1_MODE1_LOC 8 +#define DLB2_SYS_PM_SMON_CFG1_RSVD_LOC 16 + +#define DLB2_SYS_PM_SMON_CFG0 0x10003000 +#define DLB2_SYS_PM_SMON_CFG0_RST 0x40000000 + +#define DLB2_SYS_PM_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_SYS_PM_SMON_CFG0_RSVD2 0x0000000E +#define DLB2_SYS_PM_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_SYS_PM_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_SYS_PM_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_SYS_PM_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_SYS_PM_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_SYS_PM_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_SYS_PM_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_SYS_PM_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_SYS_PM_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_SYS_PM_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_SYS_PM_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_SYS_PM_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_SYS_PM_SMON_CFG0_RSVD1 0x00800000 +#define DLB2_SYS_PM_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_SYS_PM_SMON_CFG0_RSVD0 0x20000000 +#define DLB2_SYS_PM_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_SYS_PM_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_SYS_PM_SMON_CFG0_RSVD2_LOC 1 +#define DLB2_SYS_PM_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_SYS_PM_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_SYS_PM_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_SYS_PM_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_SYS_PM_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_SYS_PM_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_SYS_PM_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_SYS_PM_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_SYS_PM_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_SYS_PM_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_SYS_PM_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_SYS_PM_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_SYS_PM_SMON_CFG0_RSVD1_LOC 23 +#define DLB2_SYS_PM_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_SYS_PM_SMON_CFG0_RSVD0_LOC 29 +#define DLB2_SYS_PM_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_SYS_SMON_COMP_MASK1(x) \ + (0x18002024 + (x) * 0x40) +#define DLB2_SYS_SMON_COMP_MASK1_RST 0xffffffff + +#define DLB2_SYS_SMON_COMP_MASK1_COMP_MASK1 0xFFFFFFFF +#define DLB2_SYS_SMON_COMP_MASK1_COMP_MASK1_LOC 0 + +#define DLB2_SYS_SMON_COMP_MASK0(x) \ + (0x18002020 + (x) * 0x40) +#define DLB2_SYS_SMON_COMP_MASK0_RST 0xffffffff + +#define DLB2_SYS_SMON_COMP_MASK0_COMP_MASK0 0xFFFFFFFF +#define DLB2_SYS_SMON_COMP_MASK0_COMP_MASK0_LOC 0 + +#define DLB2_SYS_SMON_MAX_TMR(x) \ + (0x1800201c + (x) * 0x40) +#define DLB2_SYS_SMON_MAX_TMR_RST 0x0 + +#define DLB2_SYS_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_SYS_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_SYS_SMON_TMR(x) \ + (0x18002018 + (x) * 0x40) +#define DLB2_SYS_SMON_TMR_RST 0x0 + +#define DLB2_SYS_SMON_TMR_TIMER_VAL 0xFFFFFFFF +#define DLB2_SYS_SMON_TMR_TIMER_VAL_LOC 0 + +#define DLB2_SYS_SMON_ACTIVITYCNTR1(x) \ + (0x18002014 + (x) * 0x40) +#define DLB2_SYS_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_SYS_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_SYS_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_SYS_SMON_ACTIVITYCNTR0(x) \ + (0x18002010 + (x) * 0x40) +#define DLB2_SYS_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_SYS_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_SYS_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_SYS_SMON_COMPARE1(x) \ + (0x1800200c + (x) * 0x40) +#define DLB2_SYS_SMON_COMPARE1_RST 0x0 + +#define DLB2_SYS_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_SYS_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_SYS_SMON_COMPARE0(x) \ + (0x18002008 + (x) * 0x40) +#define DLB2_SYS_SMON_COMPARE0_RST 0x0 + +#define DLB2_SYS_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_SYS_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_SYS_SMON_CFG1(x) \ + (0x18002004 + (x) * 0x40) +#define DLB2_SYS_SMON_CFG1_RST 0x0 + +#define DLB2_SYS_SMON_CFG1_MODE0 0x000000FF +#define DLB2_SYS_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_SYS_SMON_CFG1_RSVD 0xFFFF0000 +#define DLB2_SYS_SMON_CFG1_MODE0_LOC 0 +#define DLB2_SYS_SMON_CFG1_MODE1_LOC 8 +#define DLB2_SYS_SMON_CFG1_RSVD_LOC 16 + +#define DLB2_SYS_SMON_CFG0(x) \ + (0x18002000 + (x) * 0x40) +#define DLB2_SYS_SMON_CFG0_RST 0x40000000 + +#define DLB2_SYS_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_SYS_SMON_CFG0_RSVD2 0x0000000E +#define DLB2_SYS_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_SYS_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_SYS_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_SYS_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_SYS_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_SYS_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_SYS_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_SYS_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_SYS_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_SYS_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_SYS_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_SYS_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_SYS_SMON_CFG0_RSVD1 0x00800000 +#define DLB2_SYS_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_SYS_SMON_CFG0_RSVD0 0x20000000 +#define DLB2_SYS_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_SYS_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_SYS_SMON_CFG0_RSVD2_LOC 1 +#define DLB2_SYS_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_SYS_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_SYS_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_SYS_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_SYS_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_SYS_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_SYS_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_SYS_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_SYS_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_SYS_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_SYS_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_SYS_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_SYS_SMON_CFG0_RSVD1_LOC 23 +#define DLB2_SYS_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_SYS_SMON_CFG0_RSVD0_LOC 29 +#define DLB2_SYS_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_SYS_INGRESS_ALARM_ENBL 0x10000300 +#define DLB2_SYS_INGRESS_ALARM_ENBL_RST 0x0 + +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_HCW 0x00000001 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_PP 0x00000002 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_PASID 0x00000004 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_QID 0x00000008 +#define DLB2_SYS_INGRESS_ALARM_ENBL_DISABLED_QID 0x00000010 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_LDB_QID_CFG 0x00000020 +#define DLB2_SYS_INGRESS_ALARM_ENBL_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_HCW_LOC 0 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_PP_LOC 1 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_PASID_LOC 2 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_QID_LOC 3 +#define DLB2_SYS_INGRESS_ALARM_ENBL_DISABLED_QID_LOC 4 +#define DLB2_SYS_INGRESS_ALARM_ENBL_ILLEGAL_LDB_QID_CFG_LOC 5 +#define DLB2_SYS_INGRESS_ALARM_ENBL_RSVD0_LOC 6 + +#define DLB2_SYS_MSIX_ACK 0x10000400 +#define DLB2_SYS_MSIX_ACK_RST 0x0 + +#define DLB2_SYS_MSIX_ACK_MSIX_0_ACK 0x00000001 +#define DLB2_SYS_MSIX_ACK_MSIX_1_ACK 0x00000002 +#define DLB2_SYS_MSIX_ACK_RSVD0 0xFFFFFFFC +#define DLB2_SYS_MSIX_ACK_MSIX_0_ACK_LOC 0 +#define DLB2_SYS_MSIX_ACK_MSIX_1_ACK_LOC 1 +#define DLB2_SYS_MSIX_ACK_RSVD0_LOC 2 + +#define DLB2_SYS_MSIX_PASSTHRU 0x10000404 +#define DLB2_SYS_MSIX_PASSTHRU_RST 0x0 + +#define DLB2_SYS_MSIX_PASSTHRU_MSIX_0_PASSTHRU 0x00000001 +#define DLB2_SYS_MSIX_PASSTHRU_MSIX_1_PASSTHRU 0x00000002 +#define DLB2_SYS_MSIX_PASSTHRU_RSVD0 0xFFFFFFFC +#define DLB2_SYS_MSIX_PASSTHRU_MSIX_0_PASSTHRU_LOC 0 +#define DLB2_SYS_MSIX_PASSTHRU_MSIX_1_PASSTHRU_LOC 1 +#define DLB2_SYS_MSIX_PASSTHRU_RSVD0_LOC 2 + +#define DLB2_SYS_MSIX_MODE 0x10000408 +#define DLB2_SYS_MSIX_MODE_RST 0x0 +/* MSI-X Modes */ +#define DLB2_MSIX_MODE_PACKED 0 +#define DLB2_MSIX_MODE_COMPRESSED 1 + +#define DLB2_SYS_MSIX_MODE_MODE_V2 0x00000001 +#define DLB2_SYS_MSIX_MODE_POLL_MODE_V2 0x00000002 +#define DLB2_SYS_MSIX_MODE_POLL_MASK_V2 0x00000004 +#define DLB2_SYS_MSIX_MODE_POLL_LOCK_V2 0x00000008 +#define DLB2_SYS_MSIX_MODE_RSVD0_V2 0xFFFFFFF0 +#define DLB2_SYS_MSIX_MODE_MODE_V2_LOC 0 +#define DLB2_SYS_MSIX_MODE_POLL_MODE_V2_LOC 1 +#define DLB2_SYS_MSIX_MODE_POLL_MASK_V2_LOC 2 +#define DLB2_SYS_MSIX_MODE_POLL_LOCK_V2_LOC 3 +#define DLB2_SYS_MSIX_MODE_RSVD0_V2_LOC 4 + +#define DLB2_SYS_MSIX_MODE_MODE_V2_5 0x00000001 +#define DLB2_SYS_MSIX_MODE_IMS_POLLING_V2_5 0x00000002 +#define DLB2_SYS_MSIX_MODE_RSVD0_V2_5 0xFFFFFFFC +#define DLB2_SYS_MSIX_MODE_MODE_V2_5_LOC 0 +#define DLB2_SYS_MSIX_MODE_IMS_POLLING_V2_5_LOC 1 +#define DLB2_SYS_MSIX_MODE_RSVD0_V2_5_LOC 2 + +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS 0x10000440 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_RST 0x0 + +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_0_OCC_INT 0x00000001 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_1_OCC_INT 0x00000002 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_2_OCC_INT 0x00000004 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_3_OCC_INT 0x00000008 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_4_OCC_INT 0x00000010 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_5_OCC_INT 0x00000020 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_6_OCC_INT 0x00000040 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_7_OCC_INT 0x00000080 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_8_OCC_INT 0x00000100 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_9_OCC_INT 0x00000200 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_10_OCC_INT 0x00000400 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_11_OCC_INT 0x00000800 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_12_OCC_INT 0x00001000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_13_OCC_INT 0x00002000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_14_OCC_INT 0x00004000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_15_OCC_INT 0x00008000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_16_OCC_INT 0x00010000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_17_OCC_INT 0x00020000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_18_OCC_INT 0x00040000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_19_OCC_INT 0x00080000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_20_OCC_INT 0x00100000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_21_OCC_INT 0x00200000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_22_OCC_INT 0x00400000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_23_OCC_INT 0x00800000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_24_OCC_INT 0x01000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_25_OCC_INT 0x02000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_26_OCC_INT 0x04000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_27_OCC_INT 0x08000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_28_OCC_INT 0x10000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_29_OCC_INT 0x20000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_30_OCC_INT 0x40000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_31_OCC_INT 0x80000000 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_0_OCC_INT_LOC 0 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_1_OCC_INT_LOC 1 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_2_OCC_INT_LOC 2 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_3_OCC_INT_LOC 3 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_4_OCC_INT_LOC 4 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_5_OCC_INT_LOC 5 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_6_OCC_INT_LOC 6 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_7_OCC_INT_LOC 7 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_8_OCC_INT_LOC 8 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_9_OCC_INT_LOC 9 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_10_OCC_INT_LOC 10 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_11_OCC_INT_LOC 11 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_12_OCC_INT_LOC 12 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_13_OCC_INT_LOC 13 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_14_OCC_INT_LOC 14 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_15_OCC_INT_LOC 15 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_16_OCC_INT_LOC 16 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_17_OCC_INT_LOC 17 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_18_OCC_INT_LOC 18 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_19_OCC_INT_LOC 19 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_20_OCC_INT_LOC 20 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_21_OCC_INT_LOC 21 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_22_OCC_INT_LOC 22 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_23_OCC_INT_LOC 23 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_24_OCC_INT_LOC 24 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_25_OCC_INT_LOC 25 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_26_OCC_INT_LOC 26 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_27_OCC_INT_LOC 27 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_28_OCC_INT_LOC 28 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_29_OCC_INT_LOC 29 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_30_OCC_INT_LOC 30 +#define DLB2_SYS_DIR_CQ_31_0_OCC_INT_STS_CQ_31_OCC_INT_LOC 31 + +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS 0x10000444 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_RST 0x0 + +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_32_OCC_INT 0x00000001 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_33_OCC_INT 0x00000002 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_34_OCC_INT 0x00000004 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_35_OCC_INT 0x00000008 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_36_OCC_INT 0x00000010 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_37_OCC_INT 0x00000020 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_38_OCC_INT 0x00000040 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_39_OCC_INT 0x00000080 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_40_OCC_INT 0x00000100 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_41_OCC_INT 0x00000200 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_42_OCC_INT 0x00000400 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_43_OCC_INT 0x00000800 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_44_OCC_INT 0x00001000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_45_OCC_INT 0x00002000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_46_OCC_INT 0x00004000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_47_OCC_INT 0x00008000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_48_OCC_INT 0x00010000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_49_OCC_INT 0x00020000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_50_OCC_INT 0x00040000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_51_OCC_INT 0x00080000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_52_OCC_INT 0x00100000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_53_OCC_INT 0x00200000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_54_OCC_INT 0x00400000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_55_OCC_INT 0x00800000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_56_OCC_INT 0x01000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_57_OCC_INT 0x02000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_58_OCC_INT 0x04000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_59_OCC_INT 0x08000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_60_OCC_INT 0x10000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_61_OCC_INT 0x20000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_62_OCC_INT 0x40000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_63_OCC_INT 0x80000000 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_32_OCC_INT_LOC 0 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_33_OCC_INT_LOC 1 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_34_OCC_INT_LOC 2 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_35_OCC_INT_LOC 3 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_36_OCC_INT_LOC 4 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_37_OCC_INT_LOC 5 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_38_OCC_INT_LOC 6 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_39_OCC_INT_LOC 7 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_40_OCC_INT_LOC 8 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_41_OCC_INT_LOC 9 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_42_OCC_INT_LOC 10 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_43_OCC_INT_LOC 11 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_44_OCC_INT_LOC 12 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_45_OCC_INT_LOC 13 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_46_OCC_INT_LOC 14 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_47_OCC_INT_LOC 15 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_48_OCC_INT_LOC 16 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_49_OCC_INT_LOC 17 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_50_OCC_INT_LOC 18 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_51_OCC_INT_LOC 19 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_52_OCC_INT_LOC 20 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_53_OCC_INT_LOC 21 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_54_OCC_INT_LOC 22 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_55_OCC_INT_LOC 23 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_56_OCC_INT_LOC 24 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_57_OCC_INT_LOC 25 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_58_OCC_INT_LOC 26 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_59_OCC_INT_LOC 27 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_60_OCC_INT_LOC 28 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_61_OCC_INT_LOC 29 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_62_OCC_INT_LOC 30 +#define DLB2_SYS_DIR_CQ_63_32_OCC_INT_STS_CQ_63_OCC_INT_LOC 31 + +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS 0x10000460 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_RST 0x0 + +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_0_OCC_INT 0x00000001 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_1_OCC_INT 0x00000002 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_2_OCC_INT 0x00000004 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_3_OCC_INT 0x00000008 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_4_OCC_INT 0x00000010 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_5_OCC_INT 0x00000020 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_6_OCC_INT 0x00000040 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_7_OCC_INT 0x00000080 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_8_OCC_INT 0x00000100 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_9_OCC_INT 0x00000200 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_10_OCC_INT 0x00000400 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_11_OCC_INT 0x00000800 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_12_OCC_INT 0x00001000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_13_OCC_INT 0x00002000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_14_OCC_INT 0x00004000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_15_OCC_INT 0x00008000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_16_OCC_INT 0x00010000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_17_OCC_INT 0x00020000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_18_OCC_INT 0x00040000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_19_OCC_INT 0x00080000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_20_OCC_INT 0x00100000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_21_OCC_INT 0x00200000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_22_OCC_INT 0x00400000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_23_OCC_INT 0x00800000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_24_OCC_INT 0x01000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_25_OCC_INT 0x02000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_26_OCC_INT 0x04000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_27_OCC_INT 0x08000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_28_OCC_INT 0x10000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_29_OCC_INT 0x20000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_30_OCC_INT 0x40000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_31_OCC_INT 0x80000000 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_0_OCC_INT_LOC 0 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_1_OCC_INT_LOC 1 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_2_OCC_INT_LOC 2 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_3_OCC_INT_LOC 3 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_4_OCC_INT_LOC 4 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_5_OCC_INT_LOC 5 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_6_OCC_INT_LOC 6 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_7_OCC_INT_LOC 7 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_8_OCC_INT_LOC 8 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_9_OCC_INT_LOC 9 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_10_OCC_INT_LOC 10 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_11_OCC_INT_LOC 11 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_12_OCC_INT_LOC 12 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_13_OCC_INT_LOC 13 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_14_OCC_INT_LOC 14 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_15_OCC_INT_LOC 15 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_16_OCC_INT_LOC 16 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_17_OCC_INT_LOC 17 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_18_OCC_INT_LOC 18 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_19_OCC_INT_LOC 19 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_20_OCC_INT_LOC 20 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_21_OCC_INT_LOC 21 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_22_OCC_INT_LOC 22 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_23_OCC_INT_LOC 23 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_24_OCC_INT_LOC 24 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_25_OCC_INT_LOC 25 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_26_OCC_INT_LOC 26 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_27_OCC_INT_LOC 27 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_28_OCC_INT_LOC 28 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_29_OCC_INT_LOC 29 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_30_OCC_INT_LOC 30 +#define DLB2_SYS_LDB_CQ_31_0_OCC_INT_STS_CQ_31_OCC_INT_LOC 31 + +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS 0x10000464 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_RST 0x0 + +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_32_OCC_INT 0x00000001 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_33_OCC_INT 0x00000002 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_34_OCC_INT 0x00000004 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_35_OCC_INT 0x00000008 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_36_OCC_INT 0x00000010 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_37_OCC_INT 0x00000020 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_38_OCC_INT 0x00000040 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_39_OCC_INT 0x00000080 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_40_OCC_INT 0x00000100 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_41_OCC_INT 0x00000200 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_42_OCC_INT 0x00000400 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_43_OCC_INT 0x00000800 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_44_OCC_INT 0x00001000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_45_OCC_INT 0x00002000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_46_OCC_INT 0x00004000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_47_OCC_INT 0x00008000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_48_OCC_INT 0x00010000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_49_OCC_INT 0x00020000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_50_OCC_INT 0x00040000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_51_OCC_INT 0x00080000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_52_OCC_INT 0x00100000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_53_OCC_INT 0x00200000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_54_OCC_INT 0x00400000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_55_OCC_INT 0x00800000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_56_OCC_INT 0x01000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_57_OCC_INT 0x02000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_58_OCC_INT 0x04000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_59_OCC_INT 0x08000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_60_OCC_INT 0x10000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_61_OCC_INT 0x20000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_62_OCC_INT 0x40000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_63_OCC_INT 0x80000000 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_32_OCC_INT_LOC 0 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_33_OCC_INT_LOC 1 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_34_OCC_INT_LOC 2 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_35_OCC_INT_LOC 3 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_36_OCC_INT_LOC 4 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_37_OCC_INT_LOC 5 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_38_OCC_INT_LOC 6 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_39_OCC_INT_LOC 7 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_40_OCC_INT_LOC 8 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_41_OCC_INT_LOC 9 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_42_OCC_INT_LOC 10 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_43_OCC_INT_LOC 11 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_44_OCC_INT_LOC 12 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_45_OCC_INT_LOC 13 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_46_OCC_INT_LOC 14 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_47_OCC_INT_LOC 15 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_48_OCC_INT_LOC 16 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_49_OCC_INT_LOC 17 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_50_OCC_INT_LOC 18 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_51_OCC_INT_LOC 19 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_52_OCC_INT_LOC 20 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_53_OCC_INT_LOC 21 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_54_OCC_INT_LOC 22 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_55_OCC_INT_LOC 23 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_56_OCC_INT_LOC 24 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_57_OCC_INT_LOC 25 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_58_OCC_INT_LOC 26 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_59_OCC_INT_LOC 27 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_60_OCC_INT_LOC 28 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_61_OCC_INT_LOC 29 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_62_OCC_INT_LOC 30 +#define DLB2_SYS_LDB_CQ_63_32_OCC_INT_STS_CQ_63_OCC_INT_LOC 31 + +#define DLB2_SYS_DIR_CQ_OPT_CLR 0x100004c0 +#define DLB2_SYS_DIR_CQ_OPT_CLR_RST 0x0 + +#define DLB2_SYS_DIR_CQ_OPT_CLR_CQ 0x0000003F +#define DLB2_SYS_DIR_CQ_OPT_CLR_RSVD0 0xFFFFFFC0 +#define DLB2_SYS_DIR_CQ_OPT_CLR_CQ_LOC 0 +#define DLB2_SYS_DIR_CQ_OPT_CLR_RSVD0_LOC 6 + +#define DLB2_SYS_ALARM_HW_SYND 0x1000050c +#define DLB2_SYS_ALARM_HW_SYND_RST 0x0 + +#define DLB2_SYS_ALARM_HW_SYND_SYNDROME 0x000000FF +#define DLB2_SYS_ALARM_HW_SYND_RTYPE 0x00000300 +#define DLB2_SYS_ALARM_HW_SYND_ALARM 0x00000400 +#define DLB2_SYS_ALARM_HW_SYND_CWD 0x00000800 +#define DLB2_SYS_ALARM_HW_SYND_VF_PF_MB 0x00001000 +#define DLB2_SYS_ALARM_HW_SYND_RSVD0 0x00002000 +#define DLB2_SYS_ALARM_HW_SYND_CLS 0x0000C000 +#define DLB2_SYS_ALARM_HW_SYND_AID 0x003F0000 +#define DLB2_SYS_ALARM_HW_SYND_UNIT 0x03C00000 +#define DLB2_SYS_ALARM_HW_SYND_SOURCE 0x3C000000 +#define DLB2_SYS_ALARM_HW_SYND_MORE 0x40000000 +#define DLB2_SYS_ALARM_HW_SYND_VALID 0x80000000 +#define DLB2_SYS_ALARM_HW_SYND_SYNDROME_LOC 0 +#define DLB2_SYS_ALARM_HW_SYND_RTYPE_LOC 8 +#define DLB2_SYS_ALARM_HW_SYND_ALARM_LOC 10 +#define DLB2_SYS_ALARM_HW_SYND_CWD_LOC 11 +#define DLB2_SYS_ALARM_HW_SYND_VF_PF_MB_LOC 12 +#define DLB2_SYS_ALARM_HW_SYND_RSVD0_LOC 13 +#define DLB2_SYS_ALARM_HW_SYND_CLS_LOC 14 +#define DLB2_SYS_ALARM_HW_SYND_AID_LOC 16 +#define DLB2_SYS_ALARM_HW_SYND_UNIT_LOC 22 +#define DLB2_SYS_ALARM_HW_SYND_SOURCE_LOC 26 +#define DLB2_SYS_ALARM_HW_SYND_MORE_LOC 30 +#define DLB2_SYS_ALARM_HW_SYND_VALID_LOC 31 + +#define DLB2_AQED_QID_FID_LIM(x) \ + (0x20000000 + (x) * 0x1000) +#define DLB2_AQED_QID_FID_LIM_RST 0x7ff + +#define DLB2_AQED_QID_FID_LIM_QID_FID_LIMIT 0x00001FFF +#define DLB2_AQED_QID_FID_LIM_RSVD0 0xFFFFE000 +#define DLB2_AQED_QID_FID_LIM_QID_FID_LIMIT_LOC 0 +#define DLB2_AQED_QID_FID_LIM_RSVD0_LOC 13 + +#define DLB2_AQED_QID_HID_WIDTH(x) \ + (0x20080000 + (x) * 0x1000) +#define DLB2_AQED_QID_HID_WIDTH_RST 0x0 + +#define DLB2_AQED_QID_HID_WIDTH_COMPRESS_CODE 0x00000007 +#define DLB2_AQED_QID_HID_WIDTH_RSVD0 0xFFFFFFF8 +#define DLB2_AQED_QID_HID_WIDTH_COMPRESS_CODE_LOC 0 +#define DLB2_AQED_QID_HID_WIDTH_RSVD0_LOC 3 + +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0 0x24000004 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_RST 0xfefcfaf8 + +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI0 0x000000FF +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI1 0x0000FF00 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI2 0x00FF0000 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI3 0xFF000000 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI0_LOC 0 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI1_LOC 8 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI2_LOC 16 +#define DLB2_AQED_CFG_ARB_WEIGHTS_TQPRI_ATM_0_PRI3_LOC 24 + +#define DLB2_AQED_SMON_ACTIVITYCNTR0 0x2c00004c +#define DLB2_AQED_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_AQED_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_AQED_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_AQED_SMON_ACTIVITYCNTR1 0x2c000050 +#define DLB2_AQED_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_AQED_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_AQED_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_AQED_SMON_COMPARE0 0x2c000054 +#define DLB2_AQED_SMON_COMPARE0_RST 0x0 + +#define DLB2_AQED_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_AQED_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_AQED_SMON_COMPARE1 0x2c000058 +#define DLB2_AQED_SMON_COMPARE1_RST 0x0 + +#define DLB2_AQED_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_AQED_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_AQED_SMON_CFG0 0x2c00005c +#define DLB2_AQED_SMON_CFG0_RST 0x40000000 + +#define DLB2_AQED_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_AQED_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_AQED_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_AQED_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_AQED_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_AQED_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_AQED_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_AQED_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_AQED_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_AQED_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_AQED_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_AQED_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_AQED_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_AQED_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_AQED_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_AQED_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_AQED_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_AQED_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_AQED_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_AQED_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_AQED_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_AQED_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_AQED_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_AQED_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_AQED_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_AQED_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_AQED_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_AQED_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_AQED_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_AQED_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_AQED_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_AQED_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_AQED_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_AQED_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_AQED_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_AQED_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_AQED_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_AQED_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_AQED_SMON_CFG1 0x2c000060 +#define DLB2_AQED_SMON_CFG1_RST 0x0 + +#define DLB2_AQED_SMON_CFG1_MODE0 0x000000FF +#define DLB2_AQED_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_AQED_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_AQED_SMON_CFG1_MODE0_LOC 0 +#define DLB2_AQED_SMON_CFG1_MODE1_LOC 8 +#define DLB2_AQED_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_AQED_SMON_MAX_TMR 0x2c000064 +#define DLB2_AQED_SMON_MAX_TMR_RST 0x0 + +#define DLB2_AQED_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_AQED_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_AQED_SMON_TMR 0x2c000068 +#define DLB2_AQED_SMON_TMR_RST 0x0 + +#define DLB2_AQED_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_AQED_SMON_TMR_TIMER_LOC 0 + +#define DLB2_ATM_QID2CQIDIX_00(x) \ + (0x30080000 + (x) * 0x1000) +#define DLB2_ATM_QID2CQIDIX_00_RST 0x0 +#define DLB2_ATM_QID2CQIDIX(x, y) \ + (DLB2_ATM_QID2CQIDIX_00(x) + 0x80000 * (y)) +#define DLB2_ATM_QID2CQIDIX_NUM 16 + +#define DLB2_ATM_QID2CQIDIX_00_CQ_P0 0x000000FF +#define DLB2_ATM_QID2CQIDIX_00_CQ_P1 0x0000FF00 +#define DLB2_ATM_QID2CQIDIX_00_CQ_P2 0x00FF0000 +#define DLB2_ATM_QID2CQIDIX_00_CQ_P3 0xFF000000 +#define DLB2_ATM_QID2CQIDIX_00_CQ_P0_LOC 0 +#define DLB2_ATM_QID2CQIDIX_00_CQ_P1_LOC 8 +#define DLB2_ATM_QID2CQIDIX_00_CQ_P2_LOC 16 +#define DLB2_ATM_QID2CQIDIX_00_CQ_P3_LOC 24 + +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN 0x34000004 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_RST 0xfffefdfc + +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN0 0x000000FF +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN1 0x0000FF00 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN2 0x00FF0000 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN3 0xFF000000 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN0_LOC 0 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN1_LOC 8 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN2_LOC 16 +#define DLB2_ATM_CFG_ARB_WEIGHTS_RDY_BIN_BIN3_LOC 24 + +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN 0x34000008 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_RST 0xfffefdfc + +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN0 0x000000FF +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN1 0x0000FF00 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN2 0x00FF0000 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN3 0xFF000000 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN0_LOC 0 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN1_LOC 8 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN2_LOC 16 +#define DLB2_ATM_CFG_ARB_WEIGHTS_SCHED_BIN_BIN3_LOC 24 + +#define DLB2_ATM_SMON_ACTIVITYCNTR0 0x3c000050 +#define DLB2_ATM_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_ATM_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_ATM_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_ATM_SMON_ACTIVITYCNTR1 0x3c000054 +#define DLB2_ATM_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_ATM_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_ATM_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_ATM_SMON_COMPARE0 0x3c000058 +#define DLB2_ATM_SMON_COMPARE0_RST 0x0 + +#define DLB2_ATM_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_ATM_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_ATM_SMON_COMPARE1 0x3c00005c +#define DLB2_ATM_SMON_COMPARE1_RST 0x0 + +#define DLB2_ATM_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_ATM_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_ATM_SMON_CFG0 0x3c000060 +#define DLB2_ATM_SMON_CFG0_RST 0x40000000 + +#define DLB2_ATM_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_ATM_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_ATM_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_ATM_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_ATM_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_ATM_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_ATM_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_ATM_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_ATM_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_ATM_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_ATM_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_ATM_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_ATM_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_ATM_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_ATM_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_ATM_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_ATM_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_ATM_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_ATM_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_ATM_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_ATM_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_ATM_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_ATM_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_ATM_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_ATM_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_ATM_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_ATM_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_ATM_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_ATM_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_ATM_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_ATM_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_ATM_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_ATM_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_ATM_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_ATM_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_ATM_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_ATM_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_ATM_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_ATM_SMON_CFG1 0x3c000064 +#define DLB2_ATM_SMON_CFG1_RST 0x0 + +#define DLB2_ATM_SMON_CFG1_MODE0 0x000000FF +#define DLB2_ATM_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_ATM_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_ATM_SMON_CFG1_MODE0_LOC 0 +#define DLB2_ATM_SMON_CFG1_MODE1_LOC 8 +#define DLB2_ATM_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_ATM_SMON_MAX_TMR 0x3c000068 +#define DLB2_ATM_SMON_MAX_TMR_RST 0x0 + +#define DLB2_ATM_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_ATM_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_ATM_SMON_TMR 0x3c00006c +#define DLB2_ATM_SMON_TMR_RST 0x0 + +#define DLB2_ATM_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_ATM_SMON_TMR_TIMER_LOC 0 + +#define DLB2_CHP_CFG_DIR_VAS_CRD(x) \ + (0x40000000 + (x) * 0x1000) +#define DLB2_CHP_CFG_DIR_VAS_CRD_RST 0x0 + +#define DLB2_CHP_CFG_DIR_VAS_CRD_COUNT 0x00003FFF +#define DLB2_CHP_CFG_DIR_VAS_CRD_RSVD0 0xFFFFC000 +#define DLB2_CHP_CFG_DIR_VAS_CRD_COUNT_LOC 0 +#define DLB2_CHP_CFG_DIR_VAS_CRD_RSVD0_LOC 14 + +#define DLB2_CHP_CFG_LDB_VAS_CRD(x) \ + (0x40080000 + (x) * 0x1000) +#define DLB2_CHP_CFG_LDB_VAS_CRD_RST 0x0 + +#define DLB2_CHP_CFG_LDB_VAS_CRD_COUNT 0x00007FFF +#define DLB2_CHP_CFG_LDB_VAS_CRD_RSVD0 0xFFFF8000 +#define DLB2_CHP_CFG_LDB_VAS_CRD_COUNT_LOC 0 +#define DLB2_CHP_CFG_LDB_VAS_CRD_RSVD0_LOC 15 + +#define DLB2_V2CHP_ORD_QID_SN(x) \ + (0x40100000 + (x) * 0x1000) +#define DLB2_V2_5CHP_ORD_QID_SN(x) \ + (0x40080000 + (x) * 0x1000) +#define DLB2_CHP_ORD_QID_SN(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_ORD_QID_SN(x) : \ + DLB2_V2_5CHP_ORD_QID_SN(x)) +#define DLB2_CHP_ORD_QID_SN_RST 0x0 + +#define DLB2_CHP_ORD_QID_SN_SN 0x000003FF +#define DLB2_CHP_ORD_QID_SN_RSVD0 0xFFFFFC00 +#define DLB2_CHP_ORD_QID_SN_SN_LOC 0 +#define DLB2_CHP_ORD_QID_SN_RSVD0_LOC 10 + +#define DLB2_V2CHP_ORD_QID_SN_MAP(x) \ + (0x40180000 + (x) * 0x1000) +#define DLB2_V2_5CHP_ORD_QID_SN_MAP(x) \ + (0x40100000 + (x) * 0x1000) +#define DLB2_CHP_ORD_QID_SN_MAP(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_ORD_QID_SN_MAP(x) : \ + DLB2_V2_5CHP_ORD_QID_SN_MAP(x)) +#define DLB2_CHP_ORD_QID_SN_MAP_RST 0x0 + +#define DLB2_CHP_ORD_QID_SN_MAP_MODE 0x00000007 +#define DLB2_CHP_ORD_QID_SN_MAP_SLOT 0x00000078 +#define DLB2_CHP_ORD_QID_SN_MAP_RSVZ0 0x00000080 +#define DLB2_CHP_ORD_QID_SN_MAP_GRP 0x00000100 +#define DLB2_CHP_ORD_QID_SN_MAP_RSVZ1 0x00000200 +#define DLB2_CHP_ORD_QID_SN_MAP_RSVD0 0xFFFFFC00 +#define DLB2_CHP_ORD_QID_SN_MAP_MODE_LOC 0 +#define DLB2_CHP_ORD_QID_SN_MAP_SLOT_LOC 3 +#define DLB2_CHP_ORD_QID_SN_MAP_RSVZ0_LOC 7 +#define DLB2_CHP_ORD_QID_SN_MAP_GRP_LOC 8 +#define DLB2_CHP_ORD_QID_SN_MAP_RSVZ1_LOC 9 +#define DLB2_CHP_ORD_QID_SN_MAP_RSVD0_LOC 10 + +#define DLB2_V2CHP_SN_CHK_ENBL(x) \ + (0x40200000 + (x) * 0x1000) +#define DLB2_V2_5CHP_SN_CHK_ENBL(x) \ + (0x40180000 + (x) * 0x1000) +#define DLB2_CHP_SN_CHK_ENBL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_SN_CHK_ENBL(x) : \ + DLB2_V2_5CHP_SN_CHK_ENBL(x)) +#define DLB2_CHP_SN_CHK_ENBL_RST 0x0 + +#define DLB2_CHP_SN_CHK_ENBL_EN 0x00000001 +#define DLB2_CHP_SN_CHK_ENBL_RSVD0 0xFFFFFFFE +#define DLB2_CHP_SN_CHK_ENBL_EN_LOC 0 +#define DLB2_CHP_SN_CHK_ENBL_RSVD0_LOC 1 + +#define DLB2_V2CHP_DIR_CQ_DEPTH(x) \ + (0x40280000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_DEPTH(x) \ + (0x40300000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_DEPTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_DEPTH(x) : \ + DLB2_V2_5CHP_DIR_CQ_DEPTH(x)) +#define DLB2_CHP_DIR_CQ_DEPTH_RST 0x0 + +#define DLB2_CHP_DIR_CQ_DEPTH_DEPTH 0x00001FFF +#define DLB2_CHP_DIR_CQ_DEPTH_RSVD0 0xFFFFE000 +#define DLB2_CHP_DIR_CQ_DEPTH_DEPTH_LOC 0 +#define DLB2_CHP_DIR_CQ_DEPTH_RSVD0_LOC 13 + +#define DLB2_V2CHP_DIR_CQ_INT_DEPTH_THRSH(x) \ + (0x40300000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_INT_DEPTH_THRSH(x) \ + (0x40380000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_INT_DEPTH_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_INT_DEPTH_THRSH(x) : \ + DLB2_V2_5CHP_DIR_CQ_INT_DEPTH_THRSH(x)) +#define DLB2_CHP_DIR_CQ_INT_DEPTH_THRSH_RST 0x0 + +#define DLB2_CHP_DIR_CQ_INT_DEPTH_THRSH_DEPTH_THRESHOLD 0x00001FFF +#define DLB2_CHP_DIR_CQ_INT_DEPTH_THRSH_RSVD0 0xFFFFE000 +#define DLB2_CHP_DIR_CQ_INT_DEPTH_THRSH_DEPTH_THRESHOLD_LOC 0 +#define DLB2_CHP_DIR_CQ_INT_DEPTH_THRSH_RSVD0_LOC 13 + +#define DLB2_V2CHP_DIR_CQ_INT_ENB(x) \ + (0x40380000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_INT_ENB(x) \ + (0x40400000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_INT_ENB(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_INT_ENB(x) : \ + DLB2_V2_5CHP_DIR_CQ_INT_ENB(x)) +#define DLB2_CHP_DIR_CQ_INT_ENB_RST 0x0 + +#define DLB2_CHP_DIR_CQ_INT_ENB_EN_TIM 0x00000001 +#define DLB2_CHP_DIR_CQ_INT_ENB_EN_DEPTH 0x00000002 +#define DLB2_CHP_DIR_CQ_INT_ENB_RSVD0 0xFFFFFFFC +#define DLB2_CHP_DIR_CQ_INT_ENB_EN_TIM_LOC 0 +#define DLB2_CHP_DIR_CQ_INT_ENB_EN_DEPTH_LOC 1 +#define DLB2_CHP_DIR_CQ_INT_ENB_RSVD0_LOC 2 + +#define DLB2_V2CHP_DIR_CQ_TMR_THRSH(x) \ + (0x40480000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_TMR_THRSH(x) \ + (0x40500000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_TMR_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_TMR_THRSH(x) : \ + DLB2_V2_5CHP_DIR_CQ_TMR_THRSH(x)) +#define DLB2_CHP_DIR_CQ_TMR_THRSH_RST 0x1 + +#define DLB2_CHP_DIR_CQ_TMR_THRSH_THRSH_0 0x00000001 +#define DLB2_CHP_DIR_CQ_TMR_THRSH_THRSH_13_1 0x00003FFE +#define DLB2_CHP_DIR_CQ_TMR_THRSH_RSVD0 0xFFFFC000 +#define DLB2_CHP_DIR_CQ_TMR_THRSH_THRSH_0_LOC 0 +#define DLB2_CHP_DIR_CQ_TMR_THRSH_THRSH_13_1_LOC 1 +#define DLB2_CHP_DIR_CQ_TMR_THRSH_RSVD0_LOC 14 + +#define DLB2_V2CHP_DIR_CQ_TKN_DEPTH_SEL(x) \ + (0x40500000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_TKN_DEPTH_SEL(x) \ + (0x40580000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_TKN_DEPTH_SEL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_TKN_DEPTH_SEL(x) : \ + DLB2_V2_5CHP_DIR_CQ_TKN_DEPTH_SEL(x)) +#define DLB2_CHP_DIR_CQ_TKN_DEPTH_SEL_RST 0x0 + +#define DLB2_CHP_DIR_CQ_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT 0x0000000F +#define DLB2_CHP_DIR_CQ_TKN_DEPTH_SEL_RSVD0 0xFFFFFFF0 +#define DLB2_CHP_DIR_CQ_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT_LOC 0 +#define DLB2_CHP_DIR_CQ_TKN_DEPTH_SEL_RSVD0_LOC 4 + +#define DLB2_V2CHP_DIR_CQ_WD_ENB(x) \ + (0x40580000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_WD_ENB(x) \ + (0x40600000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_WD_ENB(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_WD_ENB(x) : \ + DLB2_V2_5CHP_DIR_CQ_WD_ENB(x)) +#define DLB2_CHP_DIR_CQ_WD_ENB_RST 0x0 + +#define DLB2_CHP_DIR_CQ_WD_ENB_WD_ENABLE 0x00000001 +#define DLB2_CHP_DIR_CQ_WD_ENB_RSVD0 0xFFFFFFFE +#define DLB2_CHP_DIR_CQ_WD_ENB_WD_ENABLE_LOC 0 +#define DLB2_CHP_DIR_CQ_WD_ENB_RSVD0_LOC 1 + +#define DLB2_V2CHP_DIR_CQ_WPTR(x) \ + (0x40600000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ_WPTR(x) \ + (0x40680000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ_WPTR(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_WPTR(x) : \ + DLB2_V2_5CHP_DIR_CQ_WPTR(x)) +#define DLB2_CHP_DIR_CQ_WPTR_RST 0x0 + +#define DLB2_CHP_DIR_CQ_WPTR_WRITE_POINTER 0x00001FFF +#define DLB2_CHP_DIR_CQ_WPTR_RSVD0 0xFFFFE000 +#define DLB2_CHP_DIR_CQ_WPTR_WRITE_POINTER_LOC 0 +#define DLB2_CHP_DIR_CQ_WPTR_RSVD0_LOC 13 + +#define DLB2_V2CHP_DIR_CQ2VAS(x) \ + (0x40680000 + (x) * 0x1000) +#define DLB2_V2_5CHP_DIR_CQ2VAS(x) \ + (0x40700000 + (x) * 0x1000) +#define DLB2_CHP_DIR_CQ2VAS(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ2VAS(x) : \ + DLB2_V2_5CHP_DIR_CQ2VAS(x)) +#define DLB2_CHP_DIR_CQ2VAS_RST 0x0 + +#define DLB2_CHP_DIR_CQ2VAS_CQ2VAS 0x0000001F +#define DLB2_CHP_DIR_CQ2VAS_RSVD0 0xFFFFFFE0 +#define DLB2_CHP_DIR_CQ2VAS_CQ2VAS_LOC 0 +#define DLB2_CHP_DIR_CQ2VAS_RSVD0_LOC 5 + +#define DLB2_V2CHP_HIST_LIST_BASE(x) \ + (0x40700000 + (x) * 0x1000) +#define DLB2_V2_5CHP_HIST_LIST_BASE(x) \ + (0x40780000 + (x) * 0x1000) +#define DLB2_CHP_HIST_LIST_BASE(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_HIST_LIST_BASE(x) : \ + DLB2_V2_5CHP_HIST_LIST_BASE(x)) +#define DLB2_CHP_HIST_LIST_BASE_RST 0x0 + +#define DLB2_CHP_HIST_LIST_BASE_BASE 0x00001FFF +#define DLB2_CHP_HIST_LIST_BASE_RSVD0 0xFFFFE000 +#define DLB2_CHP_HIST_LIST_BASE_BASE_LOC 0 +#define DLB2_CHP_HIST_LIST_BASE_RSVD0_LOC 13 + +#define DLB2_V2CHP_HIST_LIST_LIM(x) \ + (0x40780000 + (x) * 0x1000) +#define DLB2_V2_5CHP_HIST_LIST_LIM(x) \ + (0x40800000 + (x) * 0x1000) +#define DLB2_CHP_HIST_LIST_LIM(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_HIST_LIST_LIM(x) : \ + DLB2_V2_5CHP_HIST_LIST_LIM(x)) +#define DLB2_CHP_HIST_LIST_LIM_RST 0x0 + +#define DLB2_CHP_HIST_LIST_LIM_LIMIT 0x00001FFF +#define DLB2_CHP_HIST_LIST_LIM_RSVD0 0xFFFFE000 +#define DLB2_CHP_HIST_LIST_LIM_LIMIT_LOC 0 +#define DLB2_CHP_HIST_LIST_LIM_RSVD0_LOC 13 + +#define DLB2_V2CHP_HIST_LIST_POP_PTR(x) \ + (0x40800000 + (x) * 0x1000) +#define DLB2_V2_5CHP_HIST_LIST_POP_PTR(x) \ + (0x40880000 + (x) * 0x1000) +#define DLB2_CHP_HIST_LIST_POP_PTR(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_HIST_LIST_POP_PTR(x) : \ + DLB2_V2_5CHP_HIST_LIST_POP_PTR(x)) +#define DLB2_CHP_HIST_LIST_POP_PTR_RST 0x0 + +#define DLB2_CHP_HIST_LIST_POP_PTR_POP_PTR 0x00001FFF +#define DLB2_CHP_HIST_LIST_POP_PTR_GENERATION 0x00002000 +#define DLB2_CHP_HIST_LIST_POP_PTR_RSVD0 0xFFFFC000 +#define DLB2_CHP_HIST_LIST_POP_PTR_POP_PTR_LOC 0 +#define DLB2_CHP_HIST_LIST_POP_PTR_GENERATION_LOC 13 +#define DLB2_CHP_HIST_LIST_POP_PTR_RSVD0_LOC 14 + +#define DLB2_V2CHP_HIST_LIST_PUSH_PTR(x) \ + (0x40880000 + (x) * 0x1000) +#define DLB2_V2_5CHP_HIST_LIST_PUSH_PTR(x) \ + (0x40900000 + (x) * 0x1000) +#define DLB2_CHP_HIST_LIST_PUSH_PTR(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_HIST_LIST_PUSH_PTR(x) : \ + DLB2_V2_5CHP_HIST_LIST_PUSH_PTR(x)) +#define DLB2_CHP_HIST_LIST_PUSH_PTR_RST 0x0 + +#define DLB2_CHP_HIST_LIST_PUSH_PTR_PUSH_PTR 0x00001FFF +#define DLB2_CHP_HIST_LIST_PUSH_PTR_GENERATION 0x00002000 +#define DLB2_CHP_HIST_LIST_PUSH_PTR_RSVD0 0xFFFFC000 +#define DLB2_CHP_HIST_LIST_PUSH_PTR_PUSH_PTR_LOC 0 +#define DLB2_CHP_HIST_LIST_PUSH_PTR_GENERATION_LOC 13 +#define DLB2_CHP_HIST_LIST_PUSH_PTR_RSVD0_LOC 14 + +#define DLB2_V2CHP_LDB_CQ_DEPTH(x) \ + (0x40900000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_DEPTH(x) \ + (0x40a80000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_DEPTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_DEPTH(x) : \ + DLB2_V2_5CHP_LDB_CQ_DEPTH(x)) +#define DLB2_CHP_LDB_CQ_DEPTH_RST 0x0 + +#define DLB2_CHP_LDB_CQ_DEPTH_DEPTH 0x000007FF +#define DLB2_CHP_LDB_CQ_DEPTH_RSVD0 0xFFFFF800 +#define DLB2_CHP_LDB_CQ_DEPTH_DEPTH_LOC 0 +#define DLB2_CHP_LDB_CQ_DEPTH_RSVD0_LOC 11 + +#define DLB2_V2CHP_LDB_CQ_INT_DEPTH_THRSH(x) \ + (0x40980000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_INT_DEPTH_THRSH(x) \ + (0x40b00000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_INT_DEPTH_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_INT_DEPTH_THRSH(x) : \ + DLB2_V2_5CHP_LDB_CQ_INT_DEPTH_THRSH(x)) +#define DLB2_CHP_LDB_CQ_INT_DEPTH_THRSH_RST 0x0 + +#define DLB2_CHP_LDB_CQ_INT_DEPTH_THRSH_DEPTH_THRESHOLD 0x000007FF +#define DLB2_CHP_LDB_CQ_INT_DEPTH_THRSH_RSVD0 0xFFFFF800 +#define DLB2_CHP_LDB_CQ_INT_DEPTH_THRSH_DEPTH_THRESHOLD_LOC 0 +#define DLB2_CHP_LDB_CQ_INT_DEPTH_THRSH_RSVD0_LOC 11 + +#define DLB2_V2CHP_LDB_CQ_INT_ENB(x) \ + (0x40a00000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_INT_ENB(x) \ + (0x40b80000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_INT_ENB(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_INT_ENB(x) : \ + DLB2_V2_5CHP_LDB_CQ_INT_ENB(x)) +#define DLB2_CHP_LDB_CQ_INT_ENB_RST 0x0 + +#define DLB2_CHP_LDB_CQ_INT_ENB_EN_TIM 0x00000001 +#define DLB2_CHP_LDB_CQ_INT_ENB_EN_DEPTH 0x00000002 +#define DLB2_CHP_LDB_CQ_INT_ENB_RSVD0 0xFFFFFFFC +#define DLB2_CHP_LDB_CQ_INT_ENB_EN_TIM_LOC 0 +#define DLB2_CHP_LDB_CQ_INT_ENB_EN_DEPTH_LOC 1 +#define DLB2_CHP_LDB_CQ_INT_ENB_RSVD0_LOC 2 + +#define DLB2_V2CHP_LDB_CQ_TMR_THRSH(x) \ + (0x40b00000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_TMR_THRSH(x) \ + (0x40c80000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_TMR_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_TMR_THRSH(x) : \ + DLB2_V2_5CHP_LDB_CQ_TMR_THRSH(x)) +#define DLB2_CHP_LDB_CQ_TMR_THRSH_RST 0x1 + +#define DLB2_CHP_LDB_CQ_TMR_THRSH_THRSH_0 0x00000001 +#define DLB2_CHP_LDB_CQ_TMR_THRSH_THRSH_13_1 0x00003FFE +#define DLB2_CHP_LDB_CQ_TMR_THRSH_RSVD0 0xFFFFC000 +#define DLB2_CHP_LDB_CQ_TMR_THRSH_THRSH_0_LOC 0 +#define DLB2_CHP_LDB_CQ_TMR_THRSH_THRSH_13_1_LOC 1 +#define DLB2_CHP_LDB_CQ_TMR_THRSH_RSVD0_LOC 14 + +#define DLB2_V2CHP_LDB_CQ_TKN_DEPTH_SEL(x) \ + (0x40b80000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_TKN_DEPTH_SEL(x) \ + (0x40d00000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_TKN_DEPTH_SEL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_TKN_DEPTH_SEL(x) : \ + DLB2_V2_5CHP_LDB_CQ_TKN_DEPTH_SEL(x)) +#define DLB2_CHP_LDB_CQ_TKN_DEPTH_SEL_RST 0x0 + +#define DLB2_CHP_LDB_CQ_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT 0x0000000F +#define DLB2_CHP_LDB_CQ_TKN_DEPTH_SEL_RSVD0 0xFFFFFFF0 +#define DLB2_CHP_LDB_CQ_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT_LOC 0 +#define DLB2_CHP_LDB_CQ_TKN_DEPTH_SEL_RSVD0_LOC 4 + +#define DLB2_V2CHP_LDB_CQ_WD_ENB(x) \ + (0x40c00000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_WD_ENB(x) \ + (0x40d80000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_WD_ENB(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_WD_ENB(x) : \ + DLB2_V2_5CHP_LDB_CQ_WD_ENB(x)) +#define DLB2_CHP_LDB_CQ_WD_ENB_RST 0x0 + +#define DLB2_CHP_LDB_CQ_WD_ENB_WD_ENABLE 0x00000001 +#define DLB2_CHP_LDB_CQ_WD_ENB_RSVD0 0xFFFFFFFE +#define DLB2_CHP_LDB_CQ_WD_ENB_WD_ENABLE_LOC 0 +#define DLB2_CHP_LDB_CQ_WD_ENB_RSVD0_LOC 1 + +#define DLB2_V2CHP_LDB_CQ_WPTR(x) \ + (0x40c80000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ_WPTR(x) \ + (0x40e00000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ_WPTR(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_WPTR(x) : \ + DLB2_V2_5CHP_LDB_CQ_WPTR(x)) +#define DLB2_CHP_LDB_CQ_WPTR_RST 0x0 + +#define DLB2_CHP_LDB_CQ_WPTR_WRITE_POINTER 0x000007FF +#define DLB2_CHP_LDB_CQ_WPTR_RSVD0 0xFFFFF800 +#define DLB2_CHP_LDB_CQ_WPTR_WRITE_POINTER_LOC 0 +#define DLB2_CHP_LDB_CQ_WPTR_RSVD0_LOC 11 + +#define DLB2_V2CHP_LDB_CQ2VAS(x) \ + (0x40d00000 + (x) * 0x1000) +#define DLB2_V2_5CHP_LDB_CQ2VAS(x) \ + (0x40e80000 + (x) * 0x1000) +#define DLB2_CHP_LDB_CQ2VAS(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ2VAS(x) : \ + DLB2_V2_5CHP_LDB_CQ2VAS(x)) +#define DLB2_CHP_LDB_CQ2VAS_RST 0x0 + +#define DLB2_CHP_LDB_CQ2VAS_CQ2VAS 0x0000001F +#define DLB2_CHP_LDB_CQ2VAS_RSVD0 0xFFFFFFE0 +#define DLB2_CHP_LDB_CQ2VAS_CQ2VAS_LOC 0 +#define DLB2_CHP_LDB_CQ2VAS_RSVD0_LOC 5 + +#define DLB2_CHP_CFG_CHP_CSR_CTRL 0x44000008 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_RST 0x180002 + +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_COR_ALARM_DIS 0x00000001 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_COR_SYND_DIS 0x00000002 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_UNCR_ALARM_DIS 0x00000004 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_UNC_SYND_DIS 0x00000008 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF0_ALARM_DIS 0x00000010 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF0_SYND_DIS 0x00000020 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF1_ALARM_DIS 0x00000040 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF1_SYND_DIS 0x00000080 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF2_ALARM_DIS 0x00000100 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF2_SYND_DIS 0x00000200 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF3_ALARM_DIS 0x00000400 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF3_SYND_DIS 0x00000800 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF4_ALARM_DIS 0x00001000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF4_SYND_DIS 0x00002000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF5_ALARM_DIS 0x00004000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF5_SYND_DIS 0x00008000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_DLB_COR_ALARM_ENABLE 0x00010000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_CFG_64BYTES_QE_LDB_CQ_MODE 0x00020000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_CFG_64BYTES_QE_DIR_CQ_MODE 0x00040000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_WRITE_LDB 0x00080000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_WRITE_DIR 0x00100000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_FIRST_WRITE_LDB 0x00200000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_FIRST_WRITE_DIR 0x00400000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_RSVZ0 0xFF800000 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_COR_ALARM_DIS_LOC 0 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_COR_SYND_DIS_LOC 1 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_UNCR_ALARM_DIS_LOC 2 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_UNC_SYND_DIS_LOC 3 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF0_ALARM_DIS_LOC 4 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF0_SYND_DIS_LOC 5 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF1_ALARM_DIS_LOC 6 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF1_SYND_DIS_LOC 7 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF2_ALARM_DIS_LOC 8 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF2_SYND_DIS_LOC 9 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF3_ALARM_DIS_LOC 10 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF3_SYND_DIS_LOC 11 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF4_ALARM_DIS_LOC 12 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF4_SYND_DIS_LOC 13 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF5_ALARM_DIS_LOC 14 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_INT_INF5_SYND_DIS_LOC 15 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_DLB_COR_ALARM_ENABLE_LOC 16 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_CFG_64BYTES_QE_LDB_CQ_MODE_LOC 17 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_CFG_64BYTES_QE_DIR_CQ_MODE_LOC 18 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_WRITE_LDB_LOC 19 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_WRITE_DIR_LOC 20 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_FIRST_WRITE_LDB_LOC 21 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_PAD_FIRST_WRITE_DIR_LOC 22 +#define DLB2_CHP_CFG_CHP_CSR_CTRL_RSVZ0_LOC 23 + +#define DLB2_V2CHP_DIR_CQ_INTR_ARMED0 0x4400005c +#define DLB2_V2_5CHP_DIR_CQ_INTR_ARMED0 0x4400004c +#define DLB2_CHP_DIR_CQ_INTR_ARMED0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_INTR_ARMED0 : \ + DLB2_V2_5CHP_DIR_CQ_INTR_ARMED0) +#define DLB2_CHP_DIR_CQ_INTR_ARMED0_RST 0x0 + +#define DLB2_CHP_DIR_CQ_INTR_ARMED0_ARMED 0xFFFFFFFF +#define DLB2_CHP_DIR_CQ_INTR_ARMED0_ARMED_LOC 0 + +#define DLB2_V2CHP_DIR_CQ_INTR_ARMED1 0x44000060 +#define DLB2_V2_5CHP_DIR_CQ_INTR_ARMED1 0x44000050 +#define DLB2_CHP_DIR_CQ_INTR_ARMED1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_DIR_CQ_INTR_ARMED1 : \ + DLB2_V2_5CHP_DIR_CQ_INTR_ARMED1) +#define DLB2_CHP_DIR_CQ_INTR_ARMED1_RST 0x0 + +#define DLB2_CHP_DIR_CQ_INTR_ARMED1_ARMED 0xFFFFFFFF +#define DLB2_CHP_DIR_CQ_INTR_ARMED1_ARMED_LOC 0 + +#define DLB2_V2CHP_CFG_DIR_CQ_TIMER_CTL 0x44000084 +#define DLB2_V2_5CHP_CFG_DIR_CQ_TIMER_CTL 0x44000088 +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_CQ_TIMER_CTL : \ + DLB2_V2_5CHP_CFG_DIR_CQ_TIMER_CTL) +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_RST 0x0 + +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_SAMPLE_INTERVAL 0x000000FF +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_ENB 0x00000100 +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_RSVZ0 0xFFFFFE00 +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_SAMPLE_INTERVAL_LOC 0 +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_ENB_LOC 8 +#define DLB2_CHP_CFG_DIR_CQ_TIMER_CTL_RSVZ0_LOC 9 + +#define DLB2_V2CHP_CFG_DIR_WDTO_0 0x44000088 +#define DLB2_V2_5CHP_CFG_DIR_WDTO_0 0x4400008c +#define DLB2_CHP_CFG_DIR_WDTO_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_WDTO_0 : \ + DLB2_V2_5CHP_CFG_DIR_WDTO_0) +#define DLB2_CHP_CFG_DIR_WDTO_0_RST 0x0 + +#define DLB2_CHP_CFG_DIR_WDTO_0_WDTO 0xFFFFFFFF +#define DLB2_CHP_CFG_DIR_WDTO_0_WDTO_LOC 0 + +#define DLB2_V2CHP_CFG_DIR_WDTO_1 0x4400008c +#define DLB2_V2_5CHP_CFG_DIR_WDTO_1 0x44000090 +#define DLB2_CHP_CFG_DIR_WDTO_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_WDTO_1 : \ + DLB2_V2_5CHP_CFG_DIR_WDTO_1) +#define DLB2_CHP_CFG_DIR_WDTO_1_RST 0x0 + +#define DLB2_CHP_CFG_DIR_WDTO_1_WDTO 0xFFFFFFFF +#define DLB2_CHP_CFG_DIR_WDTO_1_WDTO_LOC 0 + +#define DLB2_V2CHP_CFG_DIR_WD_DISABLE0 0x44000098 +#define DLB2_V2_5CHP_CFG_DIR_WD_DISABLE0 0x440000a4 +#define DLB2_CHP_CFG_DIR_WD_DISABLE0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_WD_DISABLE0 : \ + DLB2_V2_5CHP_CFG_DIR_WD_DISABLE0) +#define DLB2_CHP_CFG_DIR_WD_DISABLE0_RST 0xffffffff + +#define DLB2_CHP_CFG_DIR_WD_DISABLE0_WD_DISABLE 0xFFFFFFFF +#define DLB2_CHP_CFG_DIR_WD_DISABLE0_WD_DISABLE_LOC 0 + +#define DLB2_V2CHP_CFG_DIR_WD_DISABLE1 0x4400009c +#define DLB2_V2_5CHP_CFG_DIR_WD_DISABLE1 0x440000a8 +#define DLB2_CHP_CFG_DIR_WD_DISABLE1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_WD_DISABLE1 : \ + DLB2_V2_5CHP_CFG_DIR_WD_DISABLE1) +#define DLB2_CHP_CFG_DIR_WD_DISABLE1_RST 0xffffffff + +#define DLB2_CHP_CFG_DIR_WD_DISABLE1_WD_DISABLE 0xFFFFFFFF +#define DLB2_CHP_CFG_DIR_WD_DISABLE1_WD_DISABLE_LOC 0 + +#define DLB2_V2CHP_CFG_DIR_WD_ENB_INTERVAL 0x440000a0 +#define DLB2_V2_5CHP_CFG_DIR_WD_ENB_INTERVAL 0x440000b0 +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_WD_ENB_INTERVAL : \ + DLB2_V2_5CHP_CFG_DIR_WD_ENB_INTERVAL) +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_RST 0x0 + +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_SAMPLE_INTERVAL 0x0FFFFFFF +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_ENB 0x10000000 +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_RSVZ0 0xE0000000 +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_SAMPLE_INTERVAL_LOC 0 +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_ENB_LOC 28 +#define DLB2_CHP_CFG_DIR_WD_ENB_INTERVAL_RSVZ0_LOC 29 + +#define DLB2_V2CHP_CFG_DIR_WD_THRESHOLD 0x440000ac +#define DLB2_V2_5CHP_CFG_DIR_WD_THRESHOLD 0x440000c0 +#define DLB2_CHP_CFG_DIR_WD_THRESHOLD(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_DIR_WD_THRESHOLD : \ + DLB2_V2_5CHP_CFG_DIR_WD_THRESHOLD) +#define DLB2_CHP_CFG_DIR_WD_THRESHOLD_RST 0x0 + +#define DLB2_CHP_CFG_DIR_WD_THRESHOLD_WD_THRESHOLD 0x000000FF +#define DLB2_CHP_CFG_DIR_WD_THRESHOLD_RSVZ0 0xFFFFFF00 +#define DLB2_CHP_CFG_DIR_WD_THRESHOLD_WD_THRESHOLD_LOC 0 +#define DLB2_CHP_CFG_DIR_WD_THRESHOLD_RSVZ0_LOC 8 + +#define DLB2_V2CHP_LDB_CQ_INTR_ARMED0 0x440000b0 +#define DLB2_V2_5CHP_LDB_CQ_INTR_ARMED0 0x440000c4 +#define DLB2_CHP_LDB_CQ_INTR_ARMED0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_INTR_ARMED0 : \ + DLB2_V2_5CHP_LDB_CQ_INTR_ARMED0) +#define DLB2_CHP_LDB_CQ_INTR_ARMED0_RST 0x0 + +#define DLB2_CHP_LDB_CQ_INTR_ARMED0_ARMED 0xFFFFFFFF +#define DLB2_CHP_LDB_CQ_INTR_ARMED0_ARMED_LOC 0 + +#define DLB2_V2CHP_LDB_CQ_INTR_ARMED1 0x440000b4 +#define DLB2_V2_5CHP_LDB_CQ_INTR_ARMED1 0x440000c8 +#define DLB2_CHP_LDB_CQ_INTR_ARMED1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_LDB_CQ_INTR_ARMED1 : \ + DLB2_V2_5CHP_LDB_CQ_INTR_ARMED1) +#define DLB2_CHP_LDB_CQ_INTR_ARMED1_RST 0x0 + +#define DLB2_CHP_LDB_CQ_INTR_ARMED1_ARMED 0xFFFFFFFF +#define DLB2_CHP_LDB_CQ_INTR_ARMED1_ARMED_LOC 0 + +#define DLB2_V2CHP_CFG_LDB_CQ_TIMER_CTL 0x440000d8 +#define DLB2_V2_5CHP_CFG_LDB_CQ_TIMER_CTL 0x440000ec +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_CQ_TIMER_CTL : \ + DLB2_V2_5CHP_CFG_LDB_CQ_TIMER_CTL) +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_RST 0x0 + +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_SAMPLE_INTERVAL 0x000000FF +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_ENB 0x00000100 +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_RSVZ0 0xFFFFFE00 +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_SAMPLE_INTERVAL_LOC 0 +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_ENB_LOC 8 +#define DLB2_CHP_CFG_LDB_CQ_TIMER_CTL_RSVZ0_LOC 9 + +#define DLB2_V2CHP_CFG_LDB_WDTO_0 0x440000dc +#define DLB2_V2_5CHP_CFG_LDB_WDTO_0 0x440000f0 +#define DLB2_CHP_CFG_LDB_WDTO_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_WDTO_0 : \ + DLB2_V2_5CHP_CFG_LDB_WDTO_0) +#define DLB2_CHP_CFG_LDB_WDTO_0_RST 0x0 + +#define DLB2_CHP_CFG_LDB_WDTO_0_WDTO 0xFFFFFFFF +#define DLB2_CHP_CFG_LDB_WDTO_0_WDTO_LOC 0 + +#define DLB2_V2CHP_CFG_LDB_WDTO_1 0x440000e0 +#define DLB2_V2_5CHP_CFG_LDB_WDTO_1 0x440000f4 +#define DLB2_CHP_CFG_LDB_WDTO_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_WDTO_1 : \ + DLB2_V2_5CHP_CFG_LDB_WDTO_1) +#define DLB2_CHP_CFG_LDB_WDTO_1_RST 0x0 + +#define DLB2_CHP_CFG_LDB_WDTO_1_WDTO 0xFFFFFFFF +#define DLB2_CHP_CFG_LDB_WDTO_1_WDTO_LOC 0 + +#define DLB2_V2CHP_CFG_LDB_WD_DISABLE0 0x440000ec +#define DLB2_V2_5CHP_CFG_LDB_WD_DISABLE0 0x44000100 +#define DLB2_CHP_CFG_LDB_WD_DISABLE0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_WD_DISABLE0 : \ + DLB2_V2_5CHP_CFG_LDB_WD_DISABLE0) +#define DLB2_CHP_CFG_LDB_WD_DISABLE0_RST 0xffffffff + +#define DLB2_CHP_CFG_LDB_WD_DISABLE0_WD_DISABLE 0xFFFFFFFF +#define DLB2_CHP_CFG_LDB_WD_DISABLE0_WD_DISABLE_LOC 0 + +#define DLB2_V2CHP_CFG_LDB_WD_DISABLE1 0x440000f0 +#define DLB2_V2_5CHP_CFG_LDB_WD_DISABLE1 0x44000104 +#define DLB2_CHP_CFG_LDB_WD_DISABLE1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_WD_DISABLE1 : \ + DLB2_V2_5CHP_CFG_LDB_WD_DISABLE1) +#define DLB2_CHP_CFG_LDB_WD_DISABLE1_RST 0xffffffff + +#define DLB2_CHP_CFG_LDB_WD_DISABLE1_WD_DISABLE 0xFFFFFFFF +#define DLB2_CHP_CFG_LDB_WD_DISABLE1_WD_DISABLE_LOC 0 + +#define DLB2_V2CHP_CFG_LDB_WD_ENB_INTERVAL 0x440000f4 +#define DLB2_V2_5CHP_CFG_LDB_WD_ENB_INTERVAL 0x44000108 +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_WD_ENB_INTERVAL : \ + DLB2_V2_5CHP_CFG_LDB_WD_ENB_INTERVAL) +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_RST 0x0 + +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_SAMPLE_INTERVAL 0x0FFFFFFF +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_ENB 0x10000000 +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_RSVZ0 0xE0000000 +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_SAMPLE_INTERVAL_LOC 0 +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_ENB_LOC 28 +#define DLB2_CHP_CFG_LDB_WD_ENB_INTERVAL_RSVZ0_LOC 29 + +#define DLB2_V2CHP_CFG_LDB_WD_THRESHOLD 0x44000100 +#define DLB2_V2_5CHP_CFG_LDB_WD_THRESHOLD 0x44000114 +#define DLB2_CHP_CFG_LDB_WD_THRESHOLD(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CHP_CFG_LDB_WD_THRESHOLD : \ + DLB2_V2_5CHP_CFG_LDB_WD_THRESHOLD) +#define DLB2_CHP_CFG_LDB_WD_THRESHOLD_RST 0x0 + +#define DLB2_CHP_CFG_LDB_WD_THRESHOLD_WD_THRESHOLD 0x000000FF +#define DLB2_CHP_CFG_LDB_WD_THRESHOLD_RSVZ0 0xFFFFFF00 +#define DLB2_CHP_CFG_LDB_WD_THRESHOLD_WD_THRESHOLD_LOC 0 +#define DLB2_CHP_CFG_LDB_WD_THRESHOLD_RSVZ0_LOC 8 + +#define DLB2_CHP_SMON_COMPARE0 0x4c000000 +#define DLB2_CHP_SMON_COMPARE0_RST 0x0 + +#define DLB2_CHP_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_CHP_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_CHP_SMON_COMPARE1 0x4c000004 +#define DLB2_CHP_SMON_COMPARE1_RST 0x0 + +#define DLB2_CHP_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_CHP_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_CHP_SMON_CFG0 0x4c000008 +#define DLB2_CHP_SMON_CFG0_RST 0x40000000 + +#define DLB2_CHP_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_CHP_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_CHP_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_CHP_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_CHP_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_CHP_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_CHP_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_CHP_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_CHP_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_CHP_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_CHP_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_CHP_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_CHP_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_CHP_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_CHP_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_CHP_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_CHP_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_CHP_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_CHP_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_CHP_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_CHP_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_CHP_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_CHP_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_CHP_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_CHP_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_CHP_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_CHP_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_CHP_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_CHP_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_CHP_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_CHP_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_CHP_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_CHP_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_CHP_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_CHP_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_CHP_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_CHP_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_CHP_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_CHP_SMON_CFG1 0x4c00000c +#define DLB2_CHP_SMON_CFG1_RST 0x0 + +#define DLB2_CHP_SMON_CFG1_MODE0 0x000000FF +#define DLB2_CHP_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_CHP_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_CHP_SMON_CFG1_MODE0_LOC 0 +#define DLB2_CHP_SMON_CFG1_MODE1_LOC 8 +#define DLB2_CHP_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_CHP_SMON_ACTIVITYCNTR0 0x4c000010 +#define DLB2_CHP_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_CHP_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_CHP_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_CHP_SMON_ACTIVITYCNTR1 0x4c000014 +#define DLB2_CHP_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_CHP_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_CHP_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_CHP_SMON_MAX_TMR 0x4c000018 +#define DLB2_CHP_SMON_MAX_TMR_RST 0x0 + +#define DLB2_CHP_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_CHP_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_CHP_SMON_TMR 0x4c00001c +#define DLB2_CHP_SMON_TMR_RST 0x0 + +#define DLB2_CHP_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_CHP_SMON_TMR_TIMER_LOC 0 + +#define DLB2_CHP_CTRL_DIAG_02 0x4c000028 +#define DLB2_CHP_CTRL_DIAG_02_RST 0x1555 + +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_EMPTY_V2 0x00000001 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_AFULL_V2 0x00000002 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_EMPTY_V2 0x04 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_AFULL_V2 0x08 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_EMPTY_V2 0x0010 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_AFULL_V2 0x0020 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_EMPTY_V2 0x0040 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_AFULL_V2 0x0080 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_EMPTY_V2 0x0100 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_AFULL_V2 0x0200 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_EMPTY_V2 0x0400 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_AFULL_V2 0x0800 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_EMPTY_V2 0x1000 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_AFULL_V2 0x2000 +#define DLB2_CHP_CTRL_DIAG_02_RSVD0_V2 0xFFFFC000 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_EMPTY_V2_LOC 0 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_AFULL_V2_LOC 1 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_EMPTY_V2_LOC 2 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_AFULL_V2_LOC 3 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_EMPTY_V2_LOC 4 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_AFULL_V2_LOC 5 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_EMPTY_V2_LOC 6 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_AFULL_V2_LOC 7 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_EMPTY_V2_LOC 8 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_AFULL_V2_LOC 9 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_EMPTY_V2_LOC 10 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_AFULL_V2_LOC 11 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_EMPTY_V2_LOC 12 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_AFULL_V2_LOC 13 +#define DLB2_CHP_CTRL_DIAG_02_RSVD0_V2_LOC 14 + +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_EMPTY_V2_5 0x00000001 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_AFULL_V2_5 0x00000002 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_EMPTY_V2_5 4 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_AFULL_V2_5 8 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_EMPTY_V2_5 0x10 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_AFULL_V2_5 0x20 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_EMPTY_V2_5 0x0040 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_AFULL_V2_5 0x0080 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_EMPTY_V2_5 0x00000100 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_AFULL_V2_5 0x00000200 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_EMPTY_V2_5 0x0400 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_AFULL_V2_5 0x0800 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_EMPTY_V2_5 0x1000 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_AFULL_V2_5 0x2000 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOKEN_QB_STATUS_SIZE_V2_5 0x0001C000 +#define DLB2_CHP_CTRL_DIAG_02_FREELIST_SIZE_V2_5 0xFFFE0000 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_EMPTY_V2_5_LOC 0 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_CREDIT_STATUS_AFULL_V2_5_LOC 1 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_EMPTY_V2_5_LOC 2 +#define DLB2_CHP_CTRL_DIAG_02_CHP_OUT_HCW_PIPE_CREDIT_STATUS_AFULL_V2_5_LOC 3 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_EMPTY_V2_5_LOC 4 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_AP_CMP_PIPE_CREDIT_STATUS_AFULL_V2_5_LOC 5 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_EMPTY_V2_5_LOC 6 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOK_PIPE_CREDIT_STATUS_AFULL_V2_5_LOC 7 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_EMPTY_V2_5_LOC 8 +#define DLB2_CHP_CTRL_DIAG_02_CHP_ROP_PIPE_CREDIT_STATUS_AFULL_V2_5_LOC 9 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_EMPTY_V2_5_LOC 10 +#define DLB2_CHP_CTRL_DIAG_02_QED_TO_CQ_PIPE_CREDIT_STATUS_AFULL_V2_5_LOC 11 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_EMPTY_V2_5_LOC 12 +#define DLB2_CHP_CTRL_DIAG_02_EGRESS_LSP_TOKEN_CREDIT_STATUS_AFULL_V2_5_LOC 13 +#define DLB2_CHP_CTRL_DIAG_02_CHP_LSP_TOKEN_QB_STATUS_SIZE_V2_5_LOC 14 +#define DLB2_CHP_CTRL_DIAG_02_FREELIST_SIZE_V2_5_LOC 17 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0 0x54000000 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_RST 0xfefcfaf8 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI0 0x000000FF +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI1 0x0000FF00 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI2 0x00FF0000 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI3 0xFF000000 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI0_LOC 0 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI1_LOC 8 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI2_LOC 16 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_0_PRI3_LOC 24 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_1 0x54000004 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_1_RST 0x0 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_1_RSVZ0 0xFFFFFFFF +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_DIR_1_RSVZ0_LOC 0 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0 0x54000008 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_RST 0xfefcfaf8 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI0 0x000000FF +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI1 0x0000FF00 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI2 0x00FF0000 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI3 0xFF000000 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI0_LOC 0 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI1_LOC 8 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI2_LOC 16 +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI3_LOC 24 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1 0x5400000c +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1_RST 0x0 + +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1_RSVZ0 0xFFFFFFFF +#define DLB2_DP_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1_RSVZ0_LOC 0 + +#define DLB2_DP_DIR_CSR_CTRL 0x54000010 +#define DLB2_DP_DIR_CSR_CTRL_RST 0x0 + +#define DLB2_DP_DIR_CSR_CTRL_INT_COR_ALARM_DIS 0x00000001 +#define DLB2_DP_DIR_CSR_CTRL_INT_COR_SYND_DIS 0x00000002 +#define DLB2_DP_DIR_CSR_CTRL_INT_UNCR_ALARM_DIS 0x00000004 +#define DLB2_DP_DIR_CSR_CTRL_INT_UNC_SYND_DIS 0x00000008 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF0_ALARM_DIS 0x00000010 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF0_SYND_DIS 0x00000020 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF1_ALARM_DIS 0x00000040 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF1_SYND_DIS 0x00000080 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF2_ALARM_DIS 0x00000100 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF2_SYND_DIS 0x00000200 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF3_ALARM_DIS 0x00000400 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF3_SYND_DIS 0x00000800 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF4_ALARM_DIS 0x00001000 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF4_SYND_DIS 0x00002000 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF5_ALARM_DIS 0x00004000 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF5_SYND_DIS 0x00008000 +#define DLB2_DP_DIR_CSR_CTRL_RSVZ0 0xFFFF0000 +#define DLB2_DP_DIR_CSR_CTRL_INT_COR_ALARM_DIS_LOC 0 +#define DLB2_DP_DIR_CSR_CTRL_INT_COR_SYND_DIS_LOC 1 +#define DLB2_DP_DIR_CSR_CTRL_INT_UNCR_ALARM_DIS_LOC 2 +#define DLB2_DP_DIR_CSR_CTRL_INT_UNC_SYND_DIS_LOC 3 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF0_ALARM_DIS_LOC 4 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF0_SYND_DIS_LOC 5 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF1_ALARM_DIS_LOC 6 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF1_SYND_DIS_LOC 7 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF2_ALARM_DIS_LOC 8 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF2_SYND_DIS_LOC 9 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF3_ALARM_DIS_LOC 10 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF3_SYND_DIS_LOC 11 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF4_ALARM_DIS_LOC 12 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF4_SYND_DIS_LOC 13 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF5_ALARM_DIS_LOC 14 +#define DLB2_DP_DIR_CSR_CTRL_INT_INF5_SYND_DIS_LOC 15 +#define DLB2_DP_DIR_CSR_CTRL_RSVZ0_LOC 16 + +#define DLB2_DP_SMON_ACTIVITYCNTR0 0x5c000058 +#define DLB2_DP_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_DP_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_DP_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_DP_SMON_ACTIVITYCNTR1 0x5c00005c +#define DLB2_DP_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_DP_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_DP_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_DP_SMON_COMPARE0 0x5c000060 +#define DLB2_DP_SMON_COMPARE0_RST 0x0 + +#define DLB2_DP_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_DP_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_DP_SMON_COMPARE1 0x5c000064 +#define DLB2_DP_SMON_COMPARE1_RST 0x0 + +#define DLB2_DP_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_DP_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_DP_SMON_CFG0 0x5c000068 +#define DLB2_DP_SMON_CFG0_RST 0x40000000 + +#define DLB2_DP_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_DP_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_DP_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_DP_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_DP_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_DP_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_DP_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_DP_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_DP_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_DP_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_DP_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_DP_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_DP_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_DP_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_DP_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_DP_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_DP_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_DP_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_DP_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_DP_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_DP_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_DP_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_DP_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_DP_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_DP_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_DP_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_DP_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_DP_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_DP_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_DP_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_DP_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_DP_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_DP_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_DP_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_DP_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_DP_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_DP_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_DP_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_DP_SMON_CFG1 0x5c00006c +#define DLB2_DP_SMON_CFG1_RST 0x0 + +#define DLB2_DP_SMON_CFG1_MODE0 0x000000FF +#define DLB2_DP_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_DP_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_DP_SMON_CFG1_MODE0_LOC 0 +#define DLB2_DP_SMON_CFG1_MODE1_LOC 8 +#define DLB2_DP_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_DP_SMON_MAX_TMR 0x5c000070 +#define DLB2_DP_SMON_MAX_TMR_RST 0x0 + +#define DLB2_DP_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_DP_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_DP_SMON_TMR 0x5c000074 +#define DLB2_DP_SMON_TMR_RST 0x0 + +#define DLB2_DP_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_DP_SMON_TMR_TIMER_LOC 0 + +#define DLB2_DQED_SMON_ACTIVITYCNTR0 0x6c000024 +#define DLB2_DQED_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_DQED_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_DQED_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_DQED_SMON_ACTIVITYCNTR1 0x6c000028 +#define DLB2_DQED_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_DQED_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_DQED_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_DQED_SMON_COMPARE0 0x6c00002c +#define DLB2_DQED_SMON_COMPARE0_RST 0x0 + +#define DLB2_DQED_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_DQED_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_DQED_SMON_COMPARE1 0x6c000030 +#define DLB2_DQED_SMON_COMPARE1_RST 0x0 + +#define DLB2_DQED_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_DQED_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_DQED_SMON_CFG0 0x6c000034 +#define DLB2_DQED_SMON_CFG0_RST 0x40000000 + +#define DLB2_DQED_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_DQED_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_DQED_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_DQED_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_DQED_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_DQED_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_DQED_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_DQED_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_DQED_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_DQED_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_DQED_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_DQED_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_DQED_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_DQED_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_DQED_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_DQED_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_DQED_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_DQED_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_DQED_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_DQED_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_DQED_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_DQED_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_DQED_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_DQED_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_DQED_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_DQED_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_DQED_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_DQED_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_DQED_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_DQED_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_DQED_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_DQED_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_DQED_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_DQED_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_DQED_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_DQED_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_DQED_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_DQED_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_DQED_SMON_CFG1 0x6c000038 +#define DLB2_DQED_SMON_CFG1_RST 0x0 + +#define DLB2_DQED_SMON_CFG1_MODE0 0x000000FF +#define DLB2_DQED_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_DQED_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_DQED_SMON_CFG1_MODE0_LOC 0 +#define DLB2_DQED_SMON_CFG1_MODE1_LOC 8 +#define DLB2_DQED_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_DQED_SMON_MAX_TMR 0x6c00003c +#define DLB2_DQED_SMON_MAX_TMR_RST 0x0 + +#define DLB2_DQED_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_DQED_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_DQED_SMON_TMR 0x6c000040 +#define DLB2_DQED_SMON_TMR_RST 0x0 + +#define DLB2_DQED_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_DQED_SMON_TMR_TIMER_LOC 0 + +#define DLB2_QED_SMON_ACTIVITYCNTR0 0x7c000024 +#define DLB2_QED_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_QED_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_QED_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_QED_SMON_ACTIVITYCNTR1 0x7c000028 +#define DLB2_QED_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_QED_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_QED_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_QED_SMON_COMPARE0 0x7c00002c +#define DLB2_QED_SMON_COMPARE0_RST 0x0 + +#define DLB2_QED_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_QED_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_QED_SMON_COMPARE1 0x7c000030 +#define DLB2_QED_SMON_COMPARE1_RST 0x0 + +#define DLB2_QED_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_QED_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_QED_SMON_CFG0 0x7c000034 +#define DLB2_QED_SMON_CFG0_RST 0x40000000 + +#define DLB2_QED_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_QED_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_QED_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_QED_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_QED_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_QED_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_QED_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_QED_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_QED_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_QED_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_QED_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_QED_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_QED_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_QED_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_QED_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_QED_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_QED_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_QED_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_QED_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_QED_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_QED_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_QED_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_QED_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_QED_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_QED_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_QED_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_QED_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_QED_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_QED_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_QED_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_QED_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_QED_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_QED_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_QED_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_QED_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_QED_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_QED_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_QED_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_QED_SMON_CFG1 0x7c000038 +#define DLB2_QED_SMON_CFG1_RST 0x0 + +#define DLB2_QED_SMON_CFG1_MODE0 0x000000FF +#define DLB2_QED_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_QED_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_QED_SMON_CFG1_MODE0_LOC 0 +#define DLB2_QED_SMON_CFG1_MODE1_LOC 8 +#define DLB2_QED_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_QED_SMON_MAX_TMR 0x7c00003c +#define DLB2_QED_SMON_MAX_TMR_RST 0x0 + +#define DLB2_QED_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_QED_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_QED_SMON_TMR 0x7c000040 +#define DLB2_QED_SMON_TMR_RST 0x0 + +#define DLB2_QED_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_QED_SMON_TMR_TIMER_LOC 0 + +#define DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0 0x84000000 +#define DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0 0x74000000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0 : \ + DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0) +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_RST 0xfefcfaf8 + +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI0 0x000000FF +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI1 0x0000FF00 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI2 0x00FF0000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI3 0xFF000000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI0_LOC 0 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI1_LOC 8 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI2_LOC 16 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_0_PRI3_LOC 24 + +#define DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1 0x84000004 +#define DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1 0x74000004 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1 : \ + DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1) +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1_RST 0x0 + +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1_RSVZ0 0xFFFFFFFF +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_ATQ_1_RSVZ0_LOC 0 + +#define DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0 0x84000008 +#define DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0 0x74000008 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0 : \ + DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0) +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_RST 0xfefcfaf8 + +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI0 0x000000FF +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI1 0x0000FF00 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI2 0x00FF0000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI3 0xFF000000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI0_LOC 0 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI1_LOC 8 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI2_LOC 16 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_0_PRI3_LOC 24 + +#define DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1 0x8400000c +#define DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1 0x7400000c +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1 : \ + DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1) +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1_RST 0x0 + +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1_RSVZ0 0xFFFFFFFF +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_NALB_1_RSVZ0_LOC 0 + +#define DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0 0x84000010 +#define DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0 0x74000010 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0 : \ + DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0) +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_RST 0xfefcfaf8 + +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI0 0x000000FF +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI1 0x0000FF00 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI2 0x00FF0000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI3 0xFF000000 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI0_LOC 0 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI1_LOC 8 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI2_LOC 16 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_0_PRI3_LOC 24 + +#define DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1 0x84000014 +#define DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1 0x74000014 +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1 : \ + DLB2_V2_5NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1) +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1_RST 0x0 + +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1_RSVZ0 0xFFFFFFFF +#define DLB2_NALB_CFG_ARB_WEIGHTS_TQPRI_REPLAY_1_RSVZ0_LOC 0 + +#define DLB2_NALB_SMON_ACTIVITYCNTR0 0x8c000064 +#define DLB2_NALB_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_NALB_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_NALB_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_NALB_SMON_ACTIVITYCNTR1 0x8c000068 +#define DLB2_NALB_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_NALB_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_NALB_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_NALB_SMON_COMPARE0 0x8c00006c +#define DLB2_NALB_SMON_COMPARE0_RST 0x0 + +#define DLB2_NALB_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_NALB_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_NALB_SMON_COMPARE1 0x8c000070 +#define DLB2_NALB_SMON_COMPARE1_RST 0x0 + +#define DLB2_NALB_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_NALB_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_NALB_SMON_CFG0 0x8c000074 +#define DLB2_NALB_SMON_CFG0_RST 0x40000000 + +#define DLB2_NALB_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_NALB_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_NALB_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_NALB_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_NALB_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_NALB_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_NALB_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_NALB_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_NALB_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_NALB_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_NALB_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_NALB_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_NALB_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_NALB_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_NALB_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_NALB_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_NALB_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_NALB_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_NALB_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_NALB_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_NALB_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_NALB_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_NALB_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_NALB_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_NALB_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_NALB_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_NALB_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_NALB_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_NALB_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_NALB_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_NALB_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_NALB_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_NALB_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_NALB_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_NALB_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_NALB_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_NALB_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_NALB_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_NALB_SMON_CFG1 0x8c000078 +#define DLB2_NALB_SMON_CFG1_RST 0x0 + +#define DLB2_NALB_SMON_CFG1_MODE0 0x000000FF +#define DLB2_NALB_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_NALB_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_NALB_SMON_CFG1_MODE0_LOC 0 +#define DLB2_NALB_SMON_CFG1_MODE1_LOC 8 +#define DLB2_NALB_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_NALB_SMON_MAX_TMR 0x8c00007c +#define DLB2_NALB_SMON_MAX_TMR_RST 0x0 + +#define DLB2_NALB_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_NALB_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_NALB_SMON_TMR 0x8c000080 +#define DLB2_NALB_SMON_TMR_RST 0x0 + +#define DLB2_NALB_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_NALB_SMON_TMR_TIMER_LOC 0 + +#define DLB2_V2RO_GRP_0_SLT_SHFT(x) \ + (0x96000000 + (x) * 0x4) +#define DLB2_V2_5RO_GRP_0_SLT_SHFT(x) \ + (0x86000000 + (x) * 0x4) +#define DLB2_RO_GRP_0_SLT_SHFT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2RO_GRP_0_SLT_SHFT(x) : \ + DLB2_V2_5RO_GRP_0_SLT_SHFT(x)) +#define DLB2_RO_GRP_0_SLT_SHFT_RST 0x0 + +#define DLB2_RO_GRP_0_SLT_SHFT_CHANGE 0x000003FF +#define DLB2_RO_GRP_0_SLT_SHFT_RSVD0 0xFFFFFC00 +#define DLB2_RO_GRP_0_SLT_SHFT_CHANGE_LOC 0 +#define DLB2_RO_GRP_0_SLT_SHFT_RSVD0_LOC 10 + +#define DLB2_V2RO_GRP_1_SLT_SHFT(x) \ + (0x96010000 + (x) * 0x4) +#define DLB2_V2_5RO_GRP_1_SLT_SHFT(x) \ + (0x86010000 + (x) * 0x4) +#define DLB2_RO_GRP_1_SLT_SHFT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2RO_GRP_1_SLT_SHFT(x) : \ + DLB2_V2_5RO_GRP_1_SLT_SHFT(x)) +#define DLB2_RO_GRP_1_SLT_SHFT_RST 0x0 + +#define DLB2_RO_GRP_1_SLT_SHFT_CHANGE 0x000003FF +#define DLB2_RO_GRP_1_SLT_SHFT_RSVD0 0xFFFFFC00 +#define DLB2_RO_GRP_1_SLT_SHFT_CHANGE_LOC 0 +#define DLB2_RO_GRP_1_SLT_SHFT_RSVD0_LOC 10 + +#define DLB2_V2RO_GRP_SN_MODE 0x94000000 +#define DLB2_V2_5RO_GRP_SN_MODE 0x84000000 +#define DLB2_RO_GRP_SN_MODE(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2RO_GRP_SN_MODE : \ + DLB2_V2_5RO_GRP_SN_MODE) +#define DLB2_RO_GRP_SN_MODE_RST 0x0 + +#define DLB2_RO_GRP_SN_MODE_SN_MODE_0 0x00000007 +#define DLB2_RO_GRP_SN_MODE_RSZV0 0x000000F8 +#define DLB2_RO_GRP_SN_MODE_SN_MODE_1 0x00000700 +#define DLB2_RO_GRP_SN_MODE_RSZV1 0xFFFFF800 +#define DLB2_RO_GRP_SN_MODE_SN_MODE_0_LOC 0 +#define DLB2_RO_GRP_SN_MODE_RSZV0_LOC 3 +#define DLB2_RO_GRP_SN_MODE_SN_MODE_1_LOC 8 +#define DLB2_RO_GRP_SN_MODE_RSZV1_LOC 11 + +#define DLB2_V2RO_CFG_CTRL_GENERAL_0 0x9c000000 +#define DLB2_V2_5RO_CFG_CTRL_GENERAL_0 0x8c000000 +#define DLB2_RO_CFG_CTRL_GENERAL_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2RO_CFG_CTRL_GENERAL_0 : \ + DLB2_V2_5RO_CFG_CTRL_GENERAL_0) +#define DLB2_RO_CFG_CTRL_GENERAL_0_RST 0x0 + +#define DLB2_RO_CFG_CTRL_GENERAL_0_UNIT_SINGLE_STEP_MODE 0x00000001 +#define DLB2_RO_CFG_CTRL_GENERAL_0_RR_EN 0x00000002 +#define DLB2_RO_CFG_CTRL_GENERAL_0_RSZV0 0xFFFFFFFC +#define DLB2_RO_CFG_CTRL_GENERAL_0_UNIT_SINGLE_STEP_MODE_LOC 0 +#define DLB2_RO_CFG_CTRL_GENERAL_0_RR_EN_LOC 1 +#define DLB2_RO_CFG_CTRL_GENERAL_0_RSZV0_LOC 2 + +#define DLB2_RO_SMON_ACTIVITYCNTR0 0x9c000030 +#define DLB2_RO_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_RO_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_RO_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_RO_SMON_ACTIVITYCNTR1 0x9c000034 +#define DLB2_RO_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_RO_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_RO_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_RO_SMON_COMPARE0 0x9c000038 +#define DLB2_RO_SMON_COMPARE0_RST 0x0 + +#define DLB2_RO_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_RO_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_RO_SMON_COMPARE1 0x9c00003c +#define DLB2_RO_SMON_COMPARE1_RST 0x0 + +#define DLB2_RO_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_RO_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_RO_SMON_CFG0 0x9c000040 +#define DLB2_RO_SMON_CFG0_RST 0x40000000 + +#define DLB2_RO_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_RO_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_RO_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_RO_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_RO_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_RO_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_RO_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_RO_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_RO_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_RO_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_RO_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_RO_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_RO_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_RO_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_RO_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_RO_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_RO_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_RO_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_RO_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_RO_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_RO_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_RO_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_RO_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_RO_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_RO_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_RO_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_RO_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_RO_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_RO_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_RO_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_RO_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_RO_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_RO_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_RO_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_RO_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_RO_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_RO_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_RO_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_RO_SMON_CFG1 0x9c000044 +#define DLB2_RO_SMON_CFG1_RST 0x0 + +#define DLB2_RO_SMON_CFG1_MODE0 0x000000FF +#define DLB2_RO_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_RO_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_RO_SMON_CFG1_MODE0_LOC 0 +#define DLB2_RO_SMON_CFG1_MODE1_LOC 8 +#define DLB2_RO_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_RO_SMON_MAX_TMR 0x9c000048 +#define DLB2_RO_SMON_MAX_TMR_RST 0x0 + +#define DLB2_RO_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_RO_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_RO_SMON_TMR 0x9c00004c +#define DLB2_RO_SMON_TMR_RST 0x0 + +#define DLB2_RO_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_RO_SMON_TMR_TIMER_LOC 0 + +#define DLB2_V2LSP_CQ2PRIOV(x) \ + (0xa0000000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ2PRIOV(x) \ + (0x90000000 + (x) * 0x1000) +#define DLB2_LSP_CQ2PRIOV(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ2PRIOV(x) : \ + DLB2_V2_5LSP_CQ2PRIOV(x)) +#define DLB2_LSP_CQ2PRIOV_RST 0x0 + +#define DLB2_LSP_CQ2PRIOV_PRIO 0x00FFFFFF +#define DLB2_LSP_CQ2PRIOV_V 0xFF000000 +#define DLB2_LSP_CQ2PRIOV_PRIO_LOC 0 +#define DLB2_LSP_CQ2PRIOV_V_LOC 24 + +#define DLB2_V2LSP_CQ2QID0(x) \ + (0xa0080000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ2QID0(x) \ + (0x90080000 + (x) * 0x1000) +#define DLB2_LSP_CQ2QID0(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ2QID0(x) : \ + DLB2_V2_5LSP_CQ2QID0(x)) +#define DLB2_LSP_CQ2QID0_RST 0x0 + +#define DLB2_LSP_CQ2QID0_QID_P0 0x0000007F +#define DLB2_LSP_CQ2QID0_RSVD3 0x00000080 +#define DLB2_LSP_CQ2QID0_QID_P1 0x00007F00 +#define DLB2_LSP_CQ2QID0_RSVD2 0x00008000 +#define DLB2_LSP_CQ2QID0_QID_P2 0x007F0000 +#define DLB2_LSP_CQ2QID0_RSVD1 0x00800000 +#define DLB2_LSP_CQ2QID0_QID_P3 0x7F000000 +#define DLB2_LSP_CQ2QID0_RSVD0 0x80000000 +#define DLB2_LSP_CQ2QID0_QID_P0_LOC 0 +#define DLB2_LSP_CQ2QID0_RSVD3_LOC 7 +#define DLB2_LSP_CQ2QID0_QID_P1_LOC 8 +#define DLB2_LSP_CQ2QID0_RSVD2_LOC 15 +#define DLB2_LSP_CQ2QID0_QID_P2_LOC 16 +#define DLB2_LSP_CQ2QID0_RSVD1_LOC 23 +#define DLB2_LSP_CQ2QID0_QID_P3_LOC 24 +#define DLB2_LSP_CQ2QID0_RSVD0_LOC 31 + +#define DLB2_V2LSP_CQ2QID1(x) \ + (0xa0100000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ2QID1(x) \ + (0x90100000 + (x) * 0x1000) +#define DLB2_LSP_CQ2QID1(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ2QID1(x) : \ + DLB2_V2_5LSP_CQ2QID1(x)) +#define DLB2_LSP_CQ2QID1_RST 0x0 + +#define DLB2_LSP_CQ2QID1_QID_P4 0x0000007F +#define DLB2_LSP_CQ2QID1_RSVD3 0x00000080 +#define DLB2_LSP_CQ2QID1_QID_P5 0x00007F00 +#define DLB2_LSP_CQ2QID1_RSVD2 0x00008000 +#define DLB2_LSP_CQ2QID1_QID_P6 0x007F0000 +#define DLB2_LSP_CQ2QID1_RSVD1 0x00800000 +#define DLB2_LSP_CQ2QID1_QID_P7 0x7F000000 +#define DLB2_LSP_CQ2QID1_RSVD0 0x80000000 +#define DLB2_LSP_CQ2QID1_QID_P4_LOC 0 +#define DLB2_LSP_CQ2QID1_RSVD3_LOC 7 +#define DLB2_LSP_CQ2QID1_QID_P5_LOC 8 +#define DLB2_LSP_CQ2QID1_RSVD2_LOC 15 +#define DLB2_LSP_CQ2QID1_QID_P6_LOC 16 +#define DLB2_LSP_CQ2QID1_RSVD1_LOC 23 +#define DLB2_LSP_CQ2QID1_QID_P7_LOC 24 +#define DLB2_LSP_CQ2QID1_RSVD0_LOC 31 + +#define DLB2_V2LSP_CQ_DIR_DSBL(x) \ + (0xa0180000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_DIR_DSBL(x) \ + (0x90180000 + (x) * 0x1000) +#define DLB2_LSP_CQ_DIR_DSBL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_DIR_DSBL(x) : \ + DLB2_V2_5LSP_CQ_DIR_DSBL(x)) +#define DLB2_LSP_CQ_DIR_DSBL_RST 0x1 + +#define DLB2_LSP_CQ_DIR_DSBL_DISABLED 0x00000001 +#define DLB2_LSP_CQ_DIR_DSBL_RSVD0 0xFFFFFFFE +#define DLB2_LSP_CQ_DIR_DSBL_DISABLED_LOC 0 +#define DLB2_LSP_CQ_DIR_DSBL_RSVD0_LOC 1 + +#define DLB2_V2LSP_CQ_DIR_TKN_CNT(x) \ + (0xa0200000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_DIR_TKN_CNT(x) \ + (0x90200000 + (x) * 0x1000) +#define DLB2_LSP_CQ_DIR_TKN_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_DIR_TKN_CNT(x) : \ + DLB2_V2_5LSP_CQ_DIR_TKN_CNT(x)) +#define DLB2_LSP_CQ_DIR_TKN_CNT_RST 0x0 + +#define DLB2_LSP_CQ_DIR_TKN_CNT_COUNT 0x00001FFF +#define DLB2_LSP_CQ_DIR_TKN_CNT_RSVD0 0xFFFFE000 +#define DLB2_LSP_CQ_DIR_TKN_CNT_COUNT_LOC 0 +#define DLB2_LSP_CQ_DIR_TKN_CNT_RSVD0_LOC 13 + +#define DLB2_V2LSP_CQ_DIR_TKN_DEPTH_SEL_DSI(x) \ + (0xa0280000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_DIR_TKN_DEPTH_SEL_DSI(x) \ + (0x90280000 + (x) * 0x1000) +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_DIR_TKN_DEPTH_SEL_DSI(x) : \ + DLB2_V2_5LSP_CQ_DIR_TKN_DEPTH_SEL_DSI(x)) +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_RST 0x0 + +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_TOKEN_DEPTH_SELECT_V2 0x0000000F +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_DISABLE_WB_OPT_V2 0x00000010 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_IGNORE_DEPTH_V2 0x00000020 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_RSVD0_V2 0xFFFFFFC0 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_TOKEN_DEPTH_SELECT_V2_LOC 0 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_DISABLE_WB_OPT_V2_LOC 4 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_IGNORE_DEPTH_V2_LOC 5 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_RSVD0_V2_LOC 6 + +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_TOKEN_DEPTH_SELECT_V2_5 0x0000000F +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_DISABLE_WB_OPT_V2_5 0x00000010 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_RSVD0_V2_5 0xFFFFFFE0 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_TOKEN_DEPTH_SELECT_V2_5_LOC 0 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_DISABLE_WB_OPT_V2_5_LOC 4 +#define DLB2_LSP_CQ_DIR_TKN_DEPTH_SEL_DSI_RSVD0_V2_5_LOC 5 + +#define DLB2_V2LSP_CQ_DIR_TOT_SCH_CNTL(x) \ + (0xa0300000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_DIR_TOT_SCH_CNTL(x) \ + (0x90300000 + (x) * 0x1000) +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_DIR_TOT_SCH_CNTL(x) : \ + DLB2_V2_5LSP_CQ_DIR_TOT_SCH_CNTL(x)) +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTL_RST 0x0 + +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTL_COUNT 0xFFFFFFFF +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTL_COUNT_LOC 0 + +#define DLB2_V2LSP_CQ_DIR_TOT_SCH_CNTH(x) \ + (0xa0380000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_DIR_TOT_SCH_CNTH(x) \ + (0x90380000 + (x) * 0x1000) +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_DIR_TOT_SCH_CNTH(x) : \ + DLB2_V2_5LSP_CQ_DIR_TOT_SCH_CNTH(x)) +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTH_RST 0x0 + +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTH_COUNT 0xFFFFFFFF +#define DLB2_LSP_CQ_DIR_TOT_SCH_CNTH_COUNT_LOC 0 + +#define DLB2_V2LSP_CQ_LDB_DSBL(x) \ + (0xa0400000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_DSBL(x) \ + (0x90400000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_DSBL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_DSBL(x) : \ + DLB2_V2_5LSP_CQ_LDB_DSBL(x)) +#define DLB2_LSP_CQ_LDB_DSBL_RST 0x1 + +#define DLB2_LSP_CQ_LDB_DSBL_DISABLED 0x00000001 +#define DLB2_LSP_CQ_LDB_DSBL_RSVD0 0xFFFFFFFE +#define DLB2_LSP_CQ_LDB_DSBL_DISABLED_LOC 0 +#define DLB2_LSP_CQ_LDB_DSBL_RSVD0_LOC 1 + +#define DLB2_V2LSP_CQ_LDB_INFL_CNT(x) \ + (0xa0480000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_INFL_CNT(x) \ + (0x90480000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_INFL_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_INFL_CNT(x) : \ + DLB2_V2_5LSP_CQ_LDB_INFL_CNT(x)) +#define DLB2_LSP_CQ_LDB_INFL_CNT_RST 0x0 + +#define DLB2_LSP_CQ_LDB_INFL_CNT_COUNT 0x00000FFF +#define DLB2_LSP_CQ_LDB_INFL_CNT_RSVD0 0xFFFFF000 +#define DLB2_LSP_CQ_LDB_INFL_CNT_COUNT_LOC 0 +#define DLB2_LSP_CQ_LDB_INFL_CNT_RSVD0_LOC 12 + +#define DLB2_V2LSP_CQ_LDB_INFL_LIM(x) \ + (0xa0500000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_INFL_LIM(x) \ + (0x90500000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_INFL_LIM(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_INFL_LIM(x) : \ + DLB2_V2_5LSP_CQ_LDB_INFL_LIM(x)) +#define DLB2_LSP_CQ_LDB_INFL_LIM_RST 0x0 + +#define DLB2_LSP_CQ_LDB_INFL_LIM_LIMIT 0x00000FFF +#define DLB2_LSP_CQ_LDB_INFL_LIM_RSVD0 0xFFFFF000 +#define DLB2_LSP_CQ_LDB_INFL_LIM_LIMIT_LOC 0 +#define DLB2_LSP_CQ_LDB_INFL_LIM_RSVD0_LOC 12 + +#define DLB2_V2LSP_CQ_LDB_TKN_CNT(x) \ + (0xa0580000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_TKN_CNT(x) \ + (0x90600000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_TKN_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_TKN_CNT(x) : \ + DLB2_V2_5LSP_CQ_LDB_TKN_CNT(x)) +#define DLB2_LSP_CQ_LDB_TKN_CNT_RST 0x0 + +#define DLB2_LSP_CQ_LDB_TKN_CNT_TOKEN_COUNT 0x000007FF +#define DLB2_LSP_CQ_LDB_TKN_CNT_RSVD0 0xFFFFF800 +#define DLB2_LSP_CQ_LDB_TKN_CNT_TOKEN_COUNT_LOC 0 +#define DLB2_LSP_CQ_LDB_TKN_CNT_RSVD0_LOC 11 + +#define DLB2_V2LSP_CQ_LDB_TKN_DEPTH_SEL(x) \ + (0xa0600000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_TKN_DEPTH_SEL(x) \ + (0x90680000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_TKN_DEPTH_SEL(x) : \ + DLB2_V2_5LSP_CQ_LDB_TKN_DEPTH_SEL(x)) +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_RST 0x0 + +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT_V2 0x0000000F +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_IGNORE_DEPTH_V2 0x00000010 +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_RSVD0_V2 0xFFFFFFE0 +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT_V2_LOC 0 +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_IGNORE_DEPTH_V2_LOC 4 +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_RSVD0_V2_LOC 5 + +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT_V2_5 0x0000000F +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_RSVD0_V2_5 0xFFFFFFF0 +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_TOKEN_DEPTH_SELECT_V2_5_LOC 0 +#define DLB2_LSP_CQ_LDB_TKN_DEPTH_SEL_RSVD0_V2_5_LOC 4 + +#define DLB2_V2LSP_CQ_LDB_TOT_SCH_CNTL(x) \ + (0xa0680000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_TOT_SCH_CNTL(x) \ + (0x90700000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_TOT_SCH_CNTL(x) : \ + DLB2_V2_5LSP_CQ_LDB_TOT_SCH_CNTL(x)) +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTL_RST 0x0 + +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTL_COUNT 0xFFFFFFFF +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTL_COUNT_LOC 0 + +#define DLB2_V2LSP_CQ_LDB_TOT_SCH_CNTH(x) \ + (0xa0700000 + (x) * 0x1000) +#define DLB2_V2_5LSP_CQ_LDB_TOT_SCH_CNTH(x) \ + (0x90780000 + (x) * 0x1000) +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CQ_LDB_TOT_SCH_CNTH(x) : \ + DLB2_V2_5LSP_CQ_LDB_TOT_SCH_CNTH(x)) +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTH_RST 0x0 + +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTH_COUNT 0xFFFFFFFF +#define DLB2_LSP_CQ_LDB_TOT_SCH_CNTH_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_DIR_MAX_DEPTH(x) \ + (0xa0780000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_DIR_MAX_DEPTH(x) \ + (0x90800000 + (x) * 0x1000) +#define DLB2_LSP_QID_DIR_MAX_DEPTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_DIR_MAX_DEPTH(x) : \ + DLB2_V2_5LSP_QID_DIR_MAX_DEPTH(x)) +#define DLB2_LSP_QID_DIR_MAX_DEPTH_RST 0x0 + +#define DLB2_LSP_QID_DIR_MAX_DEPTH_DEPTH 0x00001FFF +#define DLB2_LSP_QID_DIR_MAX_DEPTH_RSVD0 0xFFFFE000 +#define DLB2_LSP_QID_DIR_MAX_DEPTH_DEPTH_LOC 0 +#define DLB2_LSP_QID_DIR_MAX_DEPTH_RSVD0_LOC 13 + +#define DLB2_V2LSP_QID_DIR_TOT_ENQ_CNTL(x) \ + (0xa0800000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_DIR_TOT_ENQ_CNTL(x) \ + (0x90880000 + (x) * 0x1000) +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_DIR_TOT_ENQ_CNTL(x) : \ + DLB2_V2_5LSP_QID_DIR_TOT_ENQ_CNTL(x)) +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTL_RST 0x0 + +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTL_COUNT 0xFFFFFFFF +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTL_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_DIR_TOT_ENQ_CNTH(x) \ + (0xa0880000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_DIR_TOT_ENQ_CNTH(x) \ + (0x90900000 + (x) * 0x1000) +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_DIR_TOT_ENQ_CNTH(x) : \ + DLB2_V2_5LSP_QID_DIR_TOT_ENQ_CNTH(x)) +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTH_RST 0x0 + +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTH_COUNT 0xFFFFFFFF +#define DLB2_LSP_QID_DIR_TOT_ENQ_CNTH_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_DIR_ENQUEUE_CNT(x) \ + (0xa0900000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_DIR_ENQUEUE_CNT(x) \ + (0x90980000 + (x) * 0x1000) +#define DLB2_LSP_QID_DIR_ENQUEUE_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_DIR_ENQUEUE_CNT(x) : \ + DLB2_V2_5LSP_QID_DIR_ENQUEUE_CNT(x)) +#define DLB2_LSP_QID_DIR_ENQUEUE_CNT_RST 0x0 + +#define DLB2_LSP_QID_DIR_ENQUEUE_CNT_COUNT 0x00001FFF +#define DLB2_LSP_QID_DIR_ENQUEUE_CNT_RSVD0 0xFFFFE000 +#define DLB2_LSP_QID_DIR_ENQUEUE_CNT_COUNT_LOC 0 +#define DLB2_LSP_QID_DIR_ENQUEUE_CNT_RSVD0_LOC 13 + +#define DLB2_V2LSP_QID_DIR_DEPTH_THRSH(x) \ + (0xa0980000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_DIR_DEPTH_THRSH(x) \ + (0x90a00000 + (x) * 0x1000) +#define DLB2_LSP_QID_DIR_DEPTH_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_DIR_DEPTH_THRSH(x) : \ + DLB2_V2_5LSP_QID_DIR_DEPTH_THRSH(x)) +#define DLB2_LSP_QID_DIR_DEPTH_THRSH_RST 0x0 + +#define DLB2_LSP_QID_DIR_DEPTH_THRSH_THRESH 0x00001FFF +#define DLB2_LSP_QID_DIR_DEPTH_THRSH_RSVD0 0xFFFFE000 +#define DLB2_LSP_QID_DIR_DEPTH_THRSH_THRESH_LOC 0 +#define DLB2_LSP_QID_DIR_DEPTH_THRSH_RSVD0_LOC 13 + +#define DLB2_V2LSP_QID_AQED_ACTIVE_CNT(x) \ + (0xa0a00000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_AQED_ACTIVE_CNT(x) \ + (0x90b80000 + (x) * 0x1000) +#define DLB2_LSP_QID_AQED_ACTIVE_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_AQED_ACTIVE_CNT(x) : \ + DLB2_V2_5LSP_QID_AQED_ACTIVE_CNT(x)) +#define DLB2_LSP_QID_AQED_ACTIVE_CNT_RST 0x0 + +#define DLB2_LSP_QID_AQED_ACTIVE_CNT_COUNT 0x00000FFF +#define DLB2_LSP_QID_AQED_ACTIVE_CNT_RSVD0 0xFFFFF000 +#define DLB2_LSP_QID_AQED_ACTIVE_CNT_COUNT_LOC 0 +#define DLB2_LSP_QID_AQED_ACTIVE_CNT_RSVD0_LOC 12 + +#define DLB2_V2LSP_QID_AQED_ACTIVE_LIM(x) \ + (0xa0a80000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_AQED_ACTIVE_LIM(x) \ + (0x90c00000 + (x) * 0x1000) +#define DLB2_LSP_QID_AQED_ACTIVE_LIM(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_AQED_ACTIVE_LIM(x) : \ + DLB2_V2_5LSP_QID_AQED_ACTIVE_LIM(x)) +#define DLB2_LSP_QID_AQED_ACTIVE_LIM_RST 0x0 + +#define DLB2_LSP_QID_AQED_ACTIVE_LIM_LIMIT 0x00000FFF +#define DLB2_LSP_QID_AQED_ACTIVE_LIM_RSVD0 0xFFFFF000 +#define DLB2_LSP_QID_AQED_ACTIVE_LIM_LIMIT_LOC 0 +#define DLB2_LSP_QID_AQED_ACTIVE_LIM_RSVD0_LOC 12 + +#define DLB2_V2LSP_QID_ATM_TOT_ENQ_CNTL(x) \ + (0xa0b00000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_ATM_TOT_ENQ_CNTL(x) \ + (0x90c80000 + (x) * 0x1000) +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_ATM_TOT_ENQ_CNTL(x) : \ + DLB2_V2_5LSP_QID_ATM_TOT_ENQ_CNTL(x)) +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTL_RST 0x0 + +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTL_COUNT 0xFFFFFFFF +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTL_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_ATM_TOT_ENQ_CNTH(x) \ + (0xa0b80000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_ATM_TOT_ENQ_CNTH(x) \ + (0x90d00000 + (x) * 0x1000) +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_ATM_TOT_ENQ_CNTH(x) : \ + DLB2_V2_5LSP_QID_ATM_TOT_ENQ_CNTH(x)) +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTH_RST 0x0 + +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTH_COUNT 0xFFFFFFFF +#define DLB2_LSP_QID_ATM_TOT_ENQ_CNTH_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_LDB_ENQUEUE_CNT(x) \ + (0xa0c80000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_LDB_ENQUEUE_CNT(x) \ + (0x90e00000 + (x) * 0x1000) +#define DLB2_LSP_QID_LDB_ENQUEUE_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_LDB_ENQUEUE_CNT(x) : \ + DLB2_V2_5LSP_QID_LDB_ENQUEUE_CNT(x)) +#define DLB2_LSP_QID_LDB_ENQUEUE_CNT_RST 0x0 + +#define DLB2_LSP_QID_LDB_ENQUEUE_CNT_COUNT 0x00003FFF +#define DLB2_LSP_QID_LDB_ENQUEUE_CNT_RSVD0 0xFFFFC000 +#define DLB2_LSP_QID_LDB_ENQUEUE_CNT_COUNT_LOC 0 +#define DLB2_LSP_QID_LDB_ENQUEUE_CNT_RSVD0_LOC 14 + +#define DLB2_V2LSP_QID_LDB_INFL_CNT(x) \ + (0xa0d00000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_LDB_INFL_CNT(x) \ + (0x90e80000 + (x) * 0x1000) +#define DLB2_LSP_QID_LDB_INFL_CNT(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_LDB_INFL_CNT(x) : \ + DLB2_V2_5LSP_QID_LDB_INFL_CNT(x)) +#define DLB2_LSP_QID_LDB_INFL_CNT_RST 0x0 + +#define DLB2_LSP_QID_LDB_INFL_CNT_COUNT 0x00000FFF +#define DLB2_LSP_QID_LDB_INFL_CNT_RSVD0 0xFFFFF000 +#define DLB2_LSP_QID_LDB_INFL_CNT_COUNT_LOC 0 +#define DLB2_LSP_QID_LDB_INFL_CNT_RSVD0_LOC 12 + +#define DLB2_V2LSP_QID_LDB_INFL_LIM(x) \ + (0xa0d80000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_LDB_INFL_LIM(x) \ + (0x90f00000 + (x) * 0x1000) +#define DLB2_LSP_QID_LDB_INFL_LIM(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_LDB_INFL_LIM(x) : \ + DLB2_V2_5LSP_QID_LDB_INFL_LIM(x)) +#define DLB2_LSP_QID_LDB_INFL_LIM_RST 0x0 + +#define DLB2_LSP_QID_LDB_INFL_LIM_LIMIT 0x00000FFF +#define DLB2_LSP_QID_LDB_INFL_LIM_RSVD0 0xFFFFF000 +#define DLB2_LSP_QID_LDB_INFL_LIM_LIMIT_LOC 0 +#define DLB2_LSP_QID_LDB_INFL_LIM_RSVD0_LOC 12 + +#define DLB2_V2LSP_QID2CQIDIX_00(x) \ + (0xa0e00000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID2CQIDIX_00(x) \ + (0x90f80000 + (x) * 0x1000) +#define DLB2_LSP_QID2CQIDIX_00(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID2CQIDIX_00(x) : \ + DLB2_V2_5LSP_QID2CQIDIX_00(x)) +#define DLB2_LSP_QID2CQIDIX_00_RST 0x0 +#define DLB2_LSP_QID2CQIDIX(ver, x, y) \ + (DLB2_LSP_QID2CQIDIX_00(ver, x) + 0x80000 * (y)) +#define DLB2_LSP_QID2CQIDIX_NUM 16 + +#define DLB2_LSP_QID2CQIDIX_00_CQ_P0 0x000000FF +#define DLB2_LSP_QID2CQIDIX_00_CQ_P1 0x0000FF00 +#define DLB2_LSP_QID2CQIDIX_00_CQ_P2 0x00FF0000 +#define DLB2_LSP_QID2CQIDIX_00_CQ_P3 0xFF000000 +#define DLB2_LSP_QID2CQIDIX_00_CQ_P0_LOC 0 +#define DLB2_LSP_QID2CQIDIX_00_CQ_P1_LOC 8 +#define DLB2_LSP_QID2CQIDIX_00_CQ_P2_LOC 16 +#define DLB2_LSP_QID2CQIDIX_00_CQ_P3_LOC 24 + +#define DLB2_V2LSP_QID2CQIDIX2_00(x) \ + (0xa1600000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID2CQIDIX2_00(x) \ + (0x91780000 + (x) * 0x1000) +#define DLB2_LSP_QID2CQIDIX2_00(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID2CQIDIX2_00(x) : \ + DLB2_V2_5LSP_QID2CQIDIX2_00(x)) +#define DLB2_LSP_QID2CQIDIX2_00_RST 0x0 +#define DLB2_LSP_QID2CQIDIX2(ver, x, y) \ + (DLB2_LSP_QID2CQIDIX2_00(ver, x) + 0x80000 * (y)) +#define DLB2_LSP_QID2CQIDIX2_NUM 16 + +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P0 0x000000FF +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P1 0x0000FF00 +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P2 0x00FF0000 +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P3 0xFF000000 +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P0_LOC 0 +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P1_LOC 8 +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P2_LOC 16 +#define DLB2_LSP_QID2CQIDIX2_00_CQ_P3_LOC 24 + +#define DLB2_V2LSP_QID_NALDB_MAX_DEPTH(x) \ + (0xa1f00000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_NALDB_MAX_DEPTH(x) \ + (0x92080000 + (x) * 0x1000) +#define DLB2_LSP_QID_NALDB_MAX_DEPTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_NALDB_MAX_DEPTH(x) : \ + DLB2_V2_5LSP_QID_NALDB_MAX_DEPTH(x)) +#define DLB2_LSP_QID_NALDB_MAX_DEPTH_RST 0x0 + +#define DLB2_LSP_QID_NALDB_MAX_DEPTH_DEPTH 0x00003FFF +#define DLB2_LSP_QID_NALDB_MAX_DEPTH_RSVD0 0xFFFFC000 +#define DLB2_LSP_QID_NALDB_MAX_DEPTH_DEPTH_LOC 0 +#define DLB2_LSP_QID_NALDB_MAX_DEPTH_RSVD0_LOC 14 + +#define DLB2_V2LSP_QID_NALDB_TOT_ENQ_CNTL(x) \ + (0xa1f80000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_NALDB_TOT_ENQ_CNTL(x) \ + (0x92100000 + (x) * 0x1000) +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTL(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_NALDB_TOT_ENQ_CNTL(x) : \ + DLB2_V2_5LSP_QID_NALDB_TOT_ENQ_CNTL(x)) +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTL_RST 0x0 + +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTL_COUNT 0xFFFFFFFF +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTL_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_NALDB_TOT_ENQ_CNTH(x) \ + (0xa2000000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_NALDB_TOT_ENQ_CNTH(x) \ + (0x92180000 + (x) * 0x1000) +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_NALDB_TOT_ENQ_CNTH(x) : \ + DLB2_V2_5LSP_QID_NALDB_TOT_ENQ_CNTH(x)) +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTH_RST 0x0 + +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTH_COUNT 0xFFFFFFFF +#define DLB2_LSP_QID_NALDB_TOT_ENQ_CNTH_COUNT_LOC 0 + +#define DLB2_V2LSP_QID_ATM_DEPTH_THRSH(x) \ + (0xa2080000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_ATM_DEPTH_THRSH(x) \ + (0x92200000 + (x) * 0x1000) +#define DLB2_LSP_QID_ATM_DEPTH_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_ATM_DEPTH_THRSH(x) : \ + DLB2_V2_5LSP_QID_ATM_DEPTH_THRSH(x)) +#define DLB2_LSP_QID_ATM_DEPTH_THRSH_RST 0x0 + +#define DLB2_LSP_QID_ATM_DEPTH_THRSH_THRESH 0x00003FFF +#define DLB2_LSP_QID_ATM_DEPTH_THRSH_RSVD0 0xFFFFC000 +#define DLB2_LSP_QID_ATM_DEPTH_THRSH_THRESH_LOC 0 +#define DLB2_LSP_QID_ATM_DEPTH_THRSH_RSVD0_LOC 14 + +#define DLB2_V2LSP_QID_NALDB_DEPTH_THRSH(x) \ + (0xa2100000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_NALDB_DEPTH_THRSH(x) \ + (0x92280000 + (x) * 0x1000) +#define DLB2_LSP_QID_NALDB_DEPTH_THRSH(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_NALDB_DEPTH_THRSH(x) : \ + DLB2_V2_5LSP_QID_NALDB_DEPTH_THRSH(x)) +#define DLB2_LSP_QID_NALDB_DEPTH_THRSH_RST 0x0 + +#define DLB2_LSP_QID_NALDB_DEPTH_THRSH_THRESH 0x00003FFF +#define DLB2_LSP_QID_NALDB_DEPTH_THRSH_RSVD0 0xFFFFC000 +#define DLB2_LSP_QID_NALDB_DEPTH_THRSH_THRESH_LOC 0 +#define DLB2_LSP_QID_NALDB_DEPTH_THRSH_RSVD0_LOC 14 + +#define DLB2_V2LSP_QID_ATM_ACTIVE(x) \ + (0xa2180000 + (x) * 0x1000) +#define DLB2_V2_5LSP_QID_ATM_ACTIVE(x) \ + (0x92300000 + (x) * 0x1000) +#define DLB2_LSP_QID_ATM_ACTIVE(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_QID_ATM_ACTIVE(x) : \ + DLB2_V2_5LSP_QID_ATM_ACTIVE(x)) +#define DLB2_LSP_QID_ATM_ACTIVE_RST 0x0 + +#define DLB2_LSP_QID_ATM_ACTIVE_COUNT 0x00003FFF +#define DLB2_LSP_QID_ATM_ACTIVE_RSVD0 0xFFFFC000 +#define DLB2_LSP_QID_ATM_ACTIVE_COUNT_LOC 0 +#define DLB2_LSP_QID_ATM_ACTIVE_RSVD0_LOC 14 + +#define DLB2_V2LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0 0xa4000008 +#define DLB2_V2_5LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0 0x94000008 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0 : \ + DLB2_V2_5LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0) +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_RST 0x0 + +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI0_WEIGHT 0x000000FF +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI1_WEIGHT 0x0000FF00 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI2_WEIGHT 0x00FF0000 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI3_WEIGHT 0xFF000000 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI0_WEIGHT_LOC 0 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI1_WEIGHT_LOC 8 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI2_WEIGHT_LOC 16 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_0_PRI3_WEIGHT_LOC 24 + +#define DLB2_V2LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1 0xa400000c +#define DLB2_V2_5LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1 0x9400000c +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1 : \ + DLB2_V2_5LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1) +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_RST 0x0 + +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_RSVZ0_V2 0xFFFFFFFF +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_RSVZ0_V2_LOC 0 + +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI4_WEIGHT_V2_5 0x000000FF +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI5_WEIGHT_V2_5 0x0000FF00 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI6_WEIGHT_V2_5 0x00FF0000 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI7_WEIGHT_V2_5 0xFF000000 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI4_WEIGHT_V2_5_LOC 0 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI5_WEIGHT_V2_5_LOC 8 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI6_WEIGHT_V2_5_LOC 16 +#define DLB2_LSP_CFG_ARB_WEIGHT_ATM_NALB_QID_1_PRI7_WEIGHT_V2_5_LOC 24 + +#define DLB2_V2LSP_CFG_ARB_WEIGHT_LDB_QID_0 0xa4000014 +#define DLB2_V2_5LSP_CFG_ARB_WEIGHT_LDB_QID_0 0x94000014 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_ARB_WEIGHT_LDB_QID_0 : \ + DLB2_V2_5LSP_CFG_ARB_WEIGHT_LDB_QID_0) +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_RST 0x0 + +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI0_WEIGHT 0x000000FF +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI1_WEIGHT 0x0000FF00 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI2_WEIGHT 0x00FF0000 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI3_WEIGHT 0xFF000000 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI0_WEIGHT_LOC 0 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI1_WEIGHT_LOC 8 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI2_WEIGHT_LOC 16 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_0_PRI3_WEIGHT_LOC 24 + +#define DLB2_V2LSP_CFG_ARB_WEIGHT_LDB_QID_1 0xa4000018 +#define DLB2_V2_5LSP_CFG_ARB_WEIGHT_LDB_QID_1 0x94000018 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_ARB_WEIGHT_LDB_QID_1 : \ + DLB2_V2_5LSP_CFG_ARB_WEIGHT_LDB_QID_1) +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_RST 0x0 + +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_RSVZ0_V2 0xFFFFFFFF +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_RSVZ0_V2_LOC 0 + +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI4_WEIGHT_V2_5 0x000000FF +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI5_WEIGHT_V2_5 0x0000FF00 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI6_WEIGHT_V2_5 0x00FF0000 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI7_WEIGHT_V2_5 0xFF000000 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI4_WEIGHT_V2_5_LOC 0 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI5_WEIGHT_V2_5_LOC 8 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI6_WEIGHT_V2_5_LOC 16 +#define DLB2_LSP_CFG_ARB_WEIGHT_LDB_QID_1_PRI7_WEIGHT_V2_5_LOC 24 + +#define DLB2_V2LSP_LDB_SCHED_CTRL 0xa400002c +#define DLB2_V2_5LSP_LDB_SCHED_CTRL 0x9400002c +#define DLB2_LSP_LDB_SCHED_CTRL(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_LDB_SCHED_CTRL : \ + DLB2_V2_5LSP_LDB_SCHED_CTRL) +#define DLB2_LSP_LDB_SCHED_CTRL_RST 0x0 + +#define DLB2_LSP_LDB_SCHED_CTRL_CQ 0x000000FF +#define DLB2_LSP_LDB_SCHED_CTRL_QIDIX 0x00000700 +#define DLB2_LSP_LDB_SCHED_CTRL_VALUE 0x00000800 +#define DLB2_LSP_LDB_SCHED_CTRL_NALB_HASWORK_V 0x00001000 +#define DLB2_LSP_LDB_SCHED_CTRL_RLIST_HASWORK_V 0x00002000 +#define DLB2_LSP_LDB_SCHED_CTRL_SLIST_HASWORK_V 0x00004000 +#define DLB2_LSP_LDB_SCHED_CTRL_INFLIGHT_OK_V 0x00008000 +#define DLB2_LSP_LDB_SCHED_CTRL_AQED_NFULL_V 0x00010000 +#define DLB2_LSP_LDB_SCHED_CTRL_RSVZ0 0xFFFE0000 +#define DLB2_LSP_LDB_SCHED_CTRL_CQ_LOC 0 +#define DLB2_LSP_LDB_SCHED_CTRL_QIDIX_LOC 8 +#define DLB2_LSP_LDB_SCHED_CTRL_VALUE_LOC 11 +#define DLB2_LSP_LDB_SCHED_CTRL_NALB_HASWORK_V_LOC 12 +#define DLB2_LSP_LDB_SCHED_CTRL_RLIST_HASWORK_V_LOC 13 +#define DLB2_LSP_LDB_SCHED_CTRL_SLIST_HASWORK_V_LOC 14 +#define DLB2_LSP_LDB_SCHED_CTRL_INFLIGHT_OK_V_LOC 15 +#define DLB2_LSP_LDB_SCHED_CTRL_AQED_NFULL_V_LOC 16 +#define DLB2_LSP_LDB_SCHED_CTRL_RSVZ0_LOC 17 + +#define DLB2_V2LSP_DIR_SCH_CNT_L 0xa4000034 +#define DLB2_V2_5LSP_DIR_SCH_CNT_L 0x94000034 +#define DLB2_LSP_DIR_SCH_CNT_L(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_DIR_SCH_CNT_L : \ + DLB2_V2_5LSP_DIR_SCH_CNT_L) +#define DLB2_LSP_DIR_SCH_CNT_L_RST 0x0 + +#define DLB2_LSP_DIR_SCH_CNT_L_COUNT 0xFFFFFFFF +#define DLB2_LSP_DIR_SCH_CNT_L_COUNT_LOC 0 + +#define DLB2_V2LSP_DIR_SCH_CNT_H 0xa4000038 +#define DLB2_V2_5LSP_DIR_SCH_CNT_H 0x94000038 +#define DLB2_LSP_DIR_SCH_CNT_H(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_DIR_SCH_CNT_H : \ + DLB2_V2_5LSP_DIR_SCH_CNT_H) +#define DLB2_LSP_DIR_SCH_CNT_H_RST 0x0 + +#define DLB2_LSP_DIR_SCH_CNT_H_COUNT 0xFFFFFFFF +#define DLB2_LSP_DIR_SCH_CNT_H_COUNT_LOC 0 + +#define DLB2_V2LSP_LDB_SCH_CNT_L 0xa400003c +#define DLB2_V2_5LSP_LDB_SCH_CNT_L 0x9400003c +#define DLB2_LSP_LDB_SCH_CNT_L(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_LDB_SCH_CNT_L : \ + DLB2_V2_5LSP_LDB_SCH_CNT_L) +#define DLB2_LSP_LDB_SCH_CNT_L_RST 0x0 + +#define DLB2_LSP_LDB_SCH_CNT_L_COUNT 0xFFFFFFFF +#define DLB2_LSP_LDB_SCH_CNT_L_COUNT_LOC 0 + +#define DLB2_V2LSP_LDB_SCH_CNT_H 0xa4000040 +#define DLB2_V2_5LSP_LDB_SCH_CNT_H 0x94000040 +#define DLB2_LSP_LDB_SCH_CNT_H(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_LDB_SCH_CNT_H : \ + DLB2_V2_5LSP_LDB_SCH_CNT_H) +#define DLB2_LSP_LDB_SCH_CNT_H_RST 0x0 + +#define DLB2_LSP_LDB_SCH_CNT_H_COUNT 0xFFFFFFFF +#define DLB2_LSP_LDB_SCH_CNT_H_COUNT_LOC 0 + +#define DLB2_V2LSP_CFG_SHDW_CTRL 0xa4000070 +#define DLB2_V2_5LSP_CFG_SHDW_CTRL 0x94000070 +#define DLB2_LSP_CFG_SHDW_CTRL(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_SHDW_CTRL : \ + DLB2_V2_5LSP_CFG_SHDW_CTRL) +#define DLB2_LSP_CFG_SHDW_CTRL_RST 0x0 + +#define DLB2_LSP_CFG_SHDW_CTRL_TRANSFER 0x00000001 +#define DLB2_LSP_CFG_SHDW_CTRL_RSVD0 0xFFFFFFFE +#define DLB2_LSP_CFG_SHDW_CTRL_TRANSFER_LOC 0 +#define DLB2_LSP_CFG_SHDW_CTRL_RSVD0_LOC 1 + +#define DLB2_V2LSP_CFG_SHDW_RANGE_COS(x) \ + (0xa4000074 + (x) * 4) +#define DLB2_V2_5LSP_CFG_SHDW_RANGE_COS(x) \ + (0x94000074 + (x) * 4) +#define DLB2_LSP_CFG_SHDW_RANGE_COS(ver, x) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_SHDW_RANGE_COS(x) : \ + DLB2_V2_5LSP_CFG_SHDW_RANGE_COS(x)) +#define DLB2_LSP_CFG_SHDW_RANGE_COS_RST 0x40 + +#define DLB2_LSP_CFG_SHDW_RANGE_COS_BW_RANGE 0x000001FF +#define DLB2_LSP_CFG_SHDW_RANGE_COS_RSVZ0 0x7FFFFE00 +#define DLB2_LSP_CFG_SHDW_RANGE_COS_NO_EXTRA_CREDIT 0x80000000 +#define DLB2_LSP_CFG_SHDW_RANGE_COS_BW_RANGE_LOC 0 +#define DLB2_LSP_CFG_SHDW_RANGE_COS_RSVZ0_LOC 9 +#define DLB2_LSP_CFG_SHDW_RANGE_COS_NO_EXTRA_CREDIT_LOC 31 + +#define DLB2_V2LSP_CFG_CTRL_GENERAL_0 0xac000000 +#define DLB2_V2_5LSP_CFG_CTRL_GENERAL_0 0x9c000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2LSP_CFG_CTRL_GENERAL_0 : \ + DLB2_V2_5LSP_CFG_CTRL_GENERAL_0) +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RST 0x0 + +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_ATQ_EMPTY_ARB_V2 0x00000001 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_TOK_UNIT_IDLE_V2 0x00000002 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_RLIST_PRI_V2 0x00000004 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_CMP_UNIT_IDLE_V2 0x00000008 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ0_V2 0x00000030 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OP_V2 0x00000040 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_HALF_BW_V2 0x00000080 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OUT_V2 0x00000100 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_DISAB_MULTI_V2 0x00000200 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OP_V2 0x00000400 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_HALF_BW_V2 0x00000800 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OUT_V2 0x00001000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_DISAB_MULTI_V2 0x00002000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OP_V2 0x00004000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_HALF_BW_V2 0x00008000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OUT_V2 0x00010000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OP_V2 0x00020000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_HALF_BW_V2 0x00040000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OUT_V2 0x00080000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_SINGLE_OP_V2 0x00100000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_HALF_BW_V2 0x00200000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_DISAB_MULTI_V2 0x00400000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_SCH_V2 0x00800000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_CMP_V2 0x01000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_CE_TOG_ARB_V2 0x02000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ1_V2 0x04000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALID_SEL_V2 0x18000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALUE_SEL_V2 0x20000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_COMPARE_SEL_V2 0xC0000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_ATQ_EMPTY_ARB_V2_LOC 0 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_TOK_UNIT_IDLE_V2_LOC 1 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_RLIST_PRI_V2_LOC 2 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_CMP_UNIT_IDLE_V2_LOC 3 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ0_V2_LOC 4 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OP_V2_LOC 6 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_HALF_BW_V2_LOC 7 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OUT_V2_LOC 8 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_DISAB_MULTI_V2_LOC 9 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OP_V2_LOC 10 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_HALF_BW_V2_LOC 11 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OUT_V2_LOC 12 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_DISAB_MULTI_V2_LOC 13 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OP_V2_LOC 14 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_HALF_BW_V2_LOC 15 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OUT_V2_LOC 16 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OP_V2_LOC 17 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_HALF_BW_V2_LOC 18 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OUT_V2_LOC 19 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_SINGLE_OP_V2_LOC 20 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_HALF_BW_V2_LOC 21 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_DISAB_MULTI_V2_LOC 22 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_SCH_V2_LOC 23 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_CMP_V2_LOC 24 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_CE_TOG_ARB_V2_LOC 25 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ1_V2_LOC 26 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALID_SEL_V2_LOC 27 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALUE_SEL_V2_LOC 29 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_COMPARE_SEL_V2_LOC 30 + +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_ATQ_EMPTY_ARB_V2_5 0x00000001 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_TOK_UNIT_IDLE_V2_5 0x00000002 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_RLIST_PRI_V2_5 0x00000004 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_CMP_UNIT_IDLE_V2_5 0x00000008 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ENAB_IF_THRESH_V2_5 0x00000010 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ0_V2_5 0x00000020 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OP_V2_5 0x00000040 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_HALF_BW_V2_5 0x00000080 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OUT_V2_5 0x00000100 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_DISAB_MULTI_V2_5 0x00000200 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OP_V2_5 0x00000400 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_HALF_BW_V2_5 0x00000800 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OUT_V2_5 0x00001000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_DISAB_MULTI_V2_5 0x00002000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OP_V2_5 0x00004000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_HALF_BW_V2_5 0x00008000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OUT_V2_5 0x00010000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OP_V2_5 0x00020000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_HALF_BW_V2_5 0x00040000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OUT_V2_5 0x00080000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_SINGLE_OP_V2_5 0x00100000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_HALF_BW_V2_5 0x00200000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_DISAB_MULTI_V2_5 0x00400000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_SCH_V2_5 0x00800000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_CMP_V2_5 0x01000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_CE_TOG_ARB_V2_5 0x02000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ1_V2_5 0x04000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALID_SEL_V2_5 0x18000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALUE_SEL_V2_5 0x20000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_COMPARE_SEL_V2_5 0xC0000000 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_ATQ_EMPTY_ARB_V2_5_LOC 0 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_TOK_UNIT_IDLE_V2_5_LOC 1 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DISAB_RLIST_PRI_V2_5_LOC 2 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_INC_CMP_UNIT_IDLE_V2_5_LOC 3 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ENAB_IF_THRESH_V2_5_LOC 4 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ0_V2_5_LOC 5 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OP_V2_5_LOC 6 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_HALF_BW_V2_5_LOC 7 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_SINGLE_OUT_V2_5_LOC 8 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIR_DISAB_MULTI_V2_5_LOC 9 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OP_V2_5_LOC 10 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_HALF_BW_V2_5_LOC 11 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_SINGLE_OUT_V2_5_LOC 12 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATQ_DISAB_MULTI_V2_5_LOC 13 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OP_V2_5_LOC 14 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_HALF_BW_V2_5_LOC 15 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_DIRRPL_SINGLE_OUT_V2_5_LOC 16 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OP_V2_5_LOC 17 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_HALF_BW_V2_5_LOC 18 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LBRPL_SINGLE_OUT_V2_5_LOC 19 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_SINGLE_OP_V2_5_LOC 20 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_HALF_BW_V2_5_LOC 21 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_DISAB_MULTI_V2_5_LOC 22 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_SCH_V2_5_LOC 23 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_ATM_SINGLE_CMP_V2_5_LOC 24 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_LDB_CE_TOG_ARB_V2_5_LOC 25 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_RSVZ1_V2_5_LOC 26 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALID_SEL_V2_5_LOC 27 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_VALUE_SEL_V2_5_LOC 29 +#define DLB2_LSP_CFG_CTRL_GENERAL_0_SMON0_COMPARE_SEL_V2_5_LOC 30 + +#define DLB2_LSP_SMON_COMPARE0 0xac000048 +#define DLB2_LSP_SMON_COMPARE0_RST 0x0 + +#define DLB2_LSP_SMON_COMPARE0_COMPARE0 0xFFFFFFFF +#define DLB2_LSP_SMON_COMPARE0_COMPARE0_LOC 0 + +#define DLB2_LSP_SMON_COMPARE1 0xac00004c +#define DLB2_LSP_SMON_COMPARE1_RST 0x0 + +#define DLB2_LSP_SMON_COMPARE1_COMPARE1 0xFFFFFFFF +#define DLB2_LSP_SMON_COMPARE1_COMPARE1_LOC 0 + +#define DLB2_LSP_SMON_CFG0 0xac000050 +#define DLB2_LSP_SMON_CFG0_RST 0x40000000 + +#define DLB2_LSP_SMON_CFG0_SMON_ENABLE 0x00000001 +#define DLB2_LSP_SMON_CFG0_SMON_0TRIGGER_ENABLE 0x00000002 +#define DLB2_LSP_SMON_CFG0_RSVZ0 0x0000000C +#define DLB2_LSP_SMON_CFG0_SMON0_FUNCTION 0x00000070 +#define DLB2_LSP_SMON_CFG0_SMON0_FUNCTION_COMPARE 0x00000080 +#define DLB2_LSP_SMON_CFG0_SMON1_FUNCTION 0x00000700 +#define DLB2_LSP_SMON_CFG0_SMON1_FUNCTION_COMPARE 0x00000800 +#define DLB2_LSP_SMON_CFG0_SMON_MODE 0x0000F000 +#define DLB2_LSP_SMON_CFG0_STOPCOUNTEROVFL 0x00010000 +#define DLB2_LSP_SMON_CFG0_INTCOUNTEROVFL 0x00020000 +#define DLB2_LSP_SMON_CFG0_STATCOUNTER0OVFL 0x00040000 +#define DLB2_LSP_SMON_CFG0_STATCOUNTER1OVFL 0x00080000 +#define DLB2_LSP_SMON_CFG0_STOPTIMEROVFL 0x00100000 +#define DLB2_LSP_SMON_CFG0_INTTIMEROVFL 0x00200000 +#define DLB2_LSP_SMON_CFG0_STATTIMEROVFL 0x00400000 +#define DLB2_LSP_SMON_CFG0_RSVZ1 0x00800000 +#define DLB2_LSP_SMON_CFG0_TIMER_PRESCALE 0x1F000000 +#define DLB2_LSP_SMON_CFG0_RSVZ2 0x20000000 +#define DLB2_LSP_SMON_CFG0_VERSION 0xC0000000 +#define DLB2_LSP_SMON_CFG0_SMON_ENABLE_LOC 0 +#define DLB2_LSP_SMON_CFG0_SMON_0TRIGGER_ENABLE_LOC 1 +#define DLB2_LSP_SMON_CFG0_RSVZ0_LOC 2 +#define DLB2_LSP_SMON_CFG0_SMON0_FUNCTION_LOC 4 +#define DLB2_LSP_SMON_CFG0_SMON0_FUNCTION_COMPARE_LOC 7 +#define DLB2_LSP_SMON_CFG0_SMON1_FUNCTION_LOC 8 +#define DLB2_LSP_SMON_CFG0_SMON1_FUNCTION_COMPARE_LOC 11 +#define DLB2_LSP_SMON_CFG0_SMON_MODE_LOC 12 +#define DLB2_LSP_SMON_CFG0_STOPCOUNTEROVFL_LOC 16 +#define DLB2_LSP_SMON_CFG0_INTCOUNTEROVFL_LOC 17 +#define DLB2_LSP_SMON_CFG0_STATCOUNTER0OVFL_LOC 18 +#define DLB2_LSP_SMON_CFG0_STATCOUNTER1OVFL_LOC 19 +#define DLB2_LSP_SMON_CFG0_STOPTIMEROVFL_LOC 20 +#define DLB2_LSP_SMON_CFG0_INTTIMEROVFL_LOC 21 +#define DLB2_LSP_SMON_CFG0_STATTIMEROVFL_LOC 22 +#define DLB2_LSP_SMON_CFG0_RSVZ1_LOC 23 +#define DLB2_LSP_SMON_CFG0_TIMER_PRESCALE_LOC 24 +#define DLB2_LSP_SMON_CFG0_RSVZ2_LOC 29 +#define DLB2_LSP_SMON_CFG0_VERSION_LOC 30 + +#define DLB2_LSP_SMON_CFG1 0xac000054 +#define DLB2_LSP_SMON_CFG1_RST 0x0 + +#define DLB2_LSP_SMON_CFG1_MODE0 0x000000FF +#define DLB2_LSP_SMON_CFG1_MODE1 0x0000FF00 +#define DLB2_LSP_SMON_CFG1_RSVZ0 0xFFFF0000 +#define DLB2_LSP_SMON_CFG1_MODE0_LOC 0 +#define DLB2_LSP_SMON_CFG1_MODE1_LOC 8 +#define DLB2_LSP_SMON_CFG1_RSVZ0_LOC 16 + +#define DLB2_LSP_SMON_ACTIVITYCNTR0 0xac000058 +#define DLB2_LSP_SMON_ACTIVITYCNTR0_RST 0x0 + +#define DLB2_LSP_SMON_ACTIVITYCNTR0_COUNTER0 0xFFFFFFFF +#define DLB2_LSP_SMON_ACTIVITYCNTR0_COUNTER0_LOC 0 + +#define DLB2_LSP_SMON_ACTIVITYCNTR1 0xac00005c +#define DLB2_LSP_SMON_ACTIVITYCNTR1_RST 0x0 + +#define DLB2_LSP_SMON_ACTIVITYCNTR1_COUNTER1 0xFFFFFFFF +#define DLB2_LSP_SMON_ACTIVITYCNTR1_COUNTER1_LOC 0 + +#define DLB2_LSP_SMON_MAX_TMR 0xac000060 +#define DLB2_LSP_SMON_MAX_TMR_RST 0x0 + +#define DLB2_LSP_SMON_MAX_TMR_MAXVALUE 0xFFFFFFFF +#define DLB2_LSP_SMON_MAX_TMR_MAXVALUE_LOC 0 + +#define DLB2_LSP_SMON_TMR 0xac000064 +#define DLB2_LSP_SMON_TMR_RST 0x0 + +#define DLB2_LSP_SMON_TMR_TIMER 0xFFFFFFFF +#define DLB2_LSP_SMON_TMR_TIMER_LOC 0 + +#define DLB2_V2CM_DIAG_RESET_STS 0xb4000000 +#define DLB2_V2_5CM_DIAG_RESET_STS 0xa4000000 +#define DLB2_CM_DIAG_RESET_STS(ver) \ + (ver == DLB2_HW_V2 ? \ + V2CM_DIAG_RESET_STS : \ + V2_5CM_DIAG_RESET_STS) +#define DLB2_CM_DIAG_RESET_STS_RST 0x80000bff + +#define DLB2_CM_DIAG_RESET_STS_CHP_PF_RESET_DONE 0x00000001 +#define DLB2_CM_DIAG_RESET_STS_ROP_PF_RESET_DONE 0x00000002 +#define DLB2_CM_DIAG_RESET_STS_LSP_PF_RESET_DONE 0x00000004 +#define DLB2_CM_DIAG_RESET_STS_NALB_PF_RESET_DONE 0x00000008 +#define DLB2_CM_DIAG_RESET_STS_AP_PF_RESET_DONE 0x00000010 +#define DLB2_CM_DIAG_RESET_STS_DP_PF_RESET_DONE 0x00000020 +#define DLB2_CM_DIAG_RESET_STS_QED_PF_RESET_DONE 0x00000040 +#define DLB2_CM_DIAG_RESET_STS_DQED_PF_RESET_DONE 0x00000080 +#define DLB2_CM_DIAG_RESET_STS_AQED_PF_RESET_DONE 0x00000100 +#define DLB2_CM_DIAG_RESET_STS_SYS_PF_RESET_DONE 0x00000200 +#define DLB2_CM_DIAG_RESET_STS_PF_RESET_ACTIVE 0x00000400 +#define DLB2_CM_DIAG_RESET_STS_FLRSM_STATE 0x0003F800 +#define DLB2_CM_DIAG_RESET_STS_RSVD0 0x7FFC0000 +#define DLB2_CM_DIAG_RESET_STS_DLB_PROC_RESET_DONE 0x80000000 +#define DLB2_CM_DIAG_RESET_STS_CHP_PF_RESET_DONE_LOC 0 +#define DLB2_CM_DIAG_RESET_STS_ROP_PF_RESET_DONE_LOC 1 +#define DLB2_CM_DIAG_RESET_STS_LSP_PF_RESET_DONE_LOC 2 +#define DLB2_CM_DIAG_RESET_STS_NALB_PF_RESET_DONE_LOC 3 +#define DLB2_CM_DIAG_RESET_STS_AP_PF_RESET_DONE_LOC 4 +#define DLB2_CM_DIAG_RESET_STS_DP_PF_RESET_DONE_LOC 5 +#define DLB2_CM_DIAG_RESET_STS_QED_PF_RESET_DONE_LOC 6 +#define DLB2_CM_DIAG_RESET_STS_DQED_PF_RESET_DONE_LOC 7 +#define DLB2_CM_DIAG_RESET_STS_AQED_PF_RESET_DONE_LOC 8 +#define DLB2_CM_DIAG_RESET_STS_SYS_PF_RESET_DONE_LOC 9 +#define DLB2_CM_DIAG_RESET_STS_PF_RESET_ACTIVE_LOC 10 +#define DLB2_CM_DIAG_RESET_STS_FLRSM_STATE_LOC 11 +#define DLB2_CM_DIAG_RESET_STS_RSVD0_LOC 18 +#define DLB2_CM_DIAG_RESET_STS_DLB_PROC_RESET_DONE_LOC 31 + +#define DLB2_V2CM_CFG_DIAGNOSTIC_IDLE_STATUS 0xb4000004 +#define DLB2_V2_5CM_CFG_DIAGNOSTIC_IDLE_STATUS 0xa4000004 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CM_CFG_DIAGNOSTIC_IDLE_STATUS : \ + DLB2_V2_5CM_CFG_DIAGNOSTIC_IDLE_STATUS) +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_RST 0x9d0fffff + +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_CHP_PIPEIDLE 0x00000001 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_ROP_PIPEIDLE 0x00000002 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_LSP_PIPEIDLE 0x00000004 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_NALB_PIPEIDLE 0x00000008 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AP_PIPEIDLE 0x00000010 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DP_PIPEIDLE 0x00000020 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_QED_PIPEIDLE 0x00000040 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DQED_PIPEIDLE 0x00000080 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AQED_PIPEIDLE 0x00000100 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_SYS_PIPEIDLE 0x00000200 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_CHP_UNIT_IDLE 0x00000400 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_ROP_UNIT_IDLE 0x00000800 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_LSP_UNIT_IDLE 0x00001000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_NALB_UNIT_IDLE 0x00002000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AP_UNIT_IDLE 0x00004000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DP_UNIT_IDLE 0x00008000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_QED_UNIT_IDLE 0x00010000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DQED_UNIT_IDLE 0x00020000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AQED_UNIT_IDLE 0x00040000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_SYS_UNIT_IDLE 0x00080000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_RSVD1 0x00F00000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_CFG_RING_IDLE 0x01000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_CFG_MSTR_IDLE 0x02000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_FLR_CLKREQ_B 0x04000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_PROC_IDLE 0x08000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_PROC_IDLE_MASKED 0x10000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_RSVD0 0x60000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DLB_FUNC_IDLE 0x80000000 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_CHP_PIPEIDLE_LOC 0 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_ROP_PIPEIDLE_LOC 1 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_LSP_PIPEIDLE_LOC 2 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_NALB_PIPEIDLE_LOC 3 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AP_PIPEIDLE_LOC 4 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DP_PIPEIDLE_LOC 5 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_QED_PIPEIDLE_LOC 6 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DQED_PIPEIDLE_LOC 7 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AQED_PIPEIDLE_LOC 8 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_SYS_PIPEIDLE_LOC 9 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_CHP_UNIT_IDLE_LOC 10 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_ROP_UNIT_IDLE_LOC 11 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_LSP_UNIT_IDLE_LOC 12 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_NALB_UNIT_IDLE_LOC 13 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AP_UNIT_IDLE_LOC 14 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DP_UNIT_IDLE_LOC 15 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_QED_UNIT_IDLE_LOC 16 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DQED_UNIT_IDLE_LOC 17 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_AQED_UNIT_IDLE_LOC 18 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_SYS_UNIT_IDLE_LOC 19 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_RSVD1_LOC 20 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_CFG_RING_IDLE_LOC 24 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_CFG_MSTR_IDLE_LOC 25 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_FLR_CLKREQ_B_LOC 26 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_PROC_IDLE_LOC 27 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_MSTR_PROC_IDLE_MASKED_LOC 28 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_RSVD0_LOC 29 +#define DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DLB_FUNC_IDLE_LOC 31 + +#define DLB2_V2CM_CFG_PM_STATUS 0xb4000014 +#define DLB2_V2_5CM_CFG_PM_STATUS 0xa4000014 +#define DLB2_CM_CFG_PM_STATUS(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CM_CFG_PM_STATUS : \ + DLB2_V2_5CM_CFG_PM_STATUS) +#define DLB2_CM_CFG_PM_STATUS_RST 0x100403e + +#define DLB2_CM_CFG_PM_STATUS_PROCHOT 0x00000001 +#define DLB2_CM_CFG_PM_STATUS_PGCB_DLB_IDLE 0x00000002 +#define DLB2_CM_CFG_PM_STATUS_PGCB_DLB_PG_RDY_ACK_B 0x00000004 +#define DLB2_CM_CFG_PM_STATUS_PMSM_PGCB_REQ_B 0x00000008 +#define DLB2_CM_CFG_PM_STATUS_PGBC_PMC_PG_REQ_B 0x00000010 +#define DLB2_CM_CFG_PM_STATUS_PMC_PGCB_PG_ACK_B 0x00000020 +#define DLB2_CM_CFG_PM_STATUS_PMC_PGCB_FET_EN_B 0x00000040 +#define DLB2_CM_CFG_PM_STATUS_PGCB_FET_EN_B 0x00000080 +#define DLB2_CM_CFG_PM_STATUS_RSVZ0 0x00000100 +#define DLB2_CM_CFG_PM_STATUS_RSVZ1 0x00000200 +#define DLB2_CM_CFG_PM_STATUS_FUSE_FORCE_ON 0x00000400 +#define DLB2_CM_CFG_PM_STATUS_FUSE_PROC_DISABLE 0x00000800 +#define DLB2_CM_CFG_PM_STATUS_RSVZ2 0x00001000 +#define DLB2_CM_CFG_PM_STATUS_RSVZ3 0x00002000 +#define DLB2_CM_CFG_PM_STATUS_PM_FSM_D0TOD3_OK 0x00004000 +#define DLB2_CM_CFG_PM_STATUS_PM_FSM_D3TOD0_OK 0x00008000 +#define DLB2_CM_CFG_PM_STATUS_DLB_IN_D3 0x00010000 +#define DLB2_CM_CFG_PM_STATUS_RSVZ4 0x00FE0000 +#define DLB2_CM_CFG_PM_STATUS_PMSM 0xFF000000 +#define DLB2_CM_CFG_PM_STATUS_PROCHOT_LOC 0 +#define DLB2_CM_CFG_PM_STATUS_PGCB_DLB_IDLE_LOC 1 +#define DLB2_CM_CFG_PM_STATUS_PGCB_DLB_PG_RDY_ACK_B_LOC 2 +#define DLB2_CM_CFG_PM_STATUS_PMSM_PGCB_REQ_B_LOC 3 +#define DLB2_CM_CFG_PM_STATUS_PGBC_PMC_PG_REQ_B_LOC 4 +#define DLB2_CM_CFG_PM_STATUS_PMC_PGCB_PG_ACK_B_LOC 5 +#define DLB2_CM_CFG_PM_STATUS_PMC_PGCB_FET_EN_B_LOC 6 +#define DLB2_CM_CFG_PM_STATUS_PGCB_FET_EN_B_LOC 7 +#define DLB2_CM_CFG_PM_STATUS_RSVZ0_LOC 8 +#define DLB2_CM_CFG_PM_STATUS_RSVZ1_LOC 9 +#define DLB2_CM_CFG_PM_STATUS_FUSE_FORCE_ON_LOC 10 +#define DLB2_CM_CFG_PM_STATUS_FUSE_PROC_DISABLE_LOC 11 +#define DLB2_CM_CFG_PM_STATUS_RSVZ2_LOC 12 +#define DLB2_CM_CFG_PM_STATUS_RSVZ3_LOC 13 +#define DLB2_CM_CFG_PM_STATUS_PM_FSM_D0TOD3_OK_LOC 14 +#define DLB2_CM_CFG_PM_STATUS_PM_FSM_D3TOD0_OK_LOC 15 +#define DLB2_CM_CFG_PM_STATUS_DLB_IN_D3_LOC 16 +#define DLB2_CM_CFG_PM_STATUS_RSVZ4_LOC 17 +#define DLB2_CM_CFG_PM_STATUS_PMSM_LOC 24 + +#define DLB2_V2CM_CFG_PM_PMCSR_DISABLE 0xb4000018 +#define DLB2_V2_5CM_CFG_PM_PMCSR_DISABLE 0xa4000018 +#define DLB2_CM_CFG_PM_PMCSR_DISABLE(ver) \ + (ver == DLB2_HW_V2 ? \ + DLB2_V2CM_CFG_PM_PMCSR_DISABLE : \ + DLB2_V2_5CM_CFG_PM_PMCSR_DISABLE) +#define DLB2_CM_CFG_PM_PMCSR_DISABLE_RST 0x1 + +#define DLB2_CM_CFG_PM_PMCSR_DISABLE_DISABLE 0x00000001 +#define DLB2_CM_CFG_PM_PMCSR_DISABLE_RSVZ0 0xFFFFFFFE +#define DLB2_CM_CFG_PM_PMCSR_DISABLE_DISABLE_LOC 0 +#define DLB2_CM_CFG_PM_PMCSR_DISABLE_RSVZ0_LOC 1 + +#define DLB2_VF_VF2PF_MAILBOX_BYTES 256 +#define DLB2_VF_VF2PF_MAILBOX(x) \ + (0x1000 + (x) * 0x4) +#define DLB2_VF_VF2PF_MAILBOX_RST 0x0 + +#define DLB2_VF_VF2PF_MAILBOX_MSG 0xFFFFFFFF +#define DLB2_VF_VF2PF_MAILBOX_MSG_LOC 0 + +#define DLB2_VF_VF2PF_MAILBOX_ISR 0x1f00 +#define DLB2_VF_VF2PF_MAILBOX_ISR_RST 0x0 +#define DLB2_VF_SIOV_MBOX_ISR_TRIGGER 0x8000 + +#define DLB2_VF_VF2PF_MAILBOX_ISR_ISR 0x00000001 +#define DLB2_VF_VF2PF_MAILBOX_ISR_RSVD0 0xFFFFFFFE +#define DLB2_VF_VF2PF_MAILBOX_ISR_ISR_LOC 0 +#define DLB2_VF_VF2PF_MAILBOX_ISR_RSVD0_LOC 1 + +#define DLB2_VF_PF2VF_MAILBOX_BYTES 64 +#define DLB2_VF_PF2VF_MAILBOX(x) \ + (0x2000 + (x) * 0x4) +#define DLB2_VF_PF2VF_MAILBOX_RST 0x0 + +#define DLB2_VF_PF2VF_MAILBOX_MSG 0xFFFFFFFF +#define DLB2_VF_PF2VF_MAILBOX_MSG_LOC 0 + +#define DLB2_VF_PF2VF_MAILBOX_ISR 0x2f00 +#define DLB2_VF_PF2VF_MAILBOX_ISR_RST 0x0 + +#define DLB2_VF_PF2VF_MAILBOX_ISR_PF_ISR 0x00000001 +#define DLB2_VF_PF2VF_MAILBOX_ISR_RSVD0 0xFFFFFFFE +#define DLB2_VF_PF2VF_MAILBOX_ISR_PF_ISR_LOC 0 +#define DLB2_VF_PF2VF_MAILBOX_ISR_RSVD0_LOC 1 + +#define DLB2_VF_VF_MSI_ISR_PEND 0x2f10 +#define DLB2_VF_VF_MSI_ISR_PEND_RST 0x0 + +#define DLB2_VF_VF_MSI_ISR_PEND_ISR_PEND 0xFFFFFFFF +#define DLB2_VF_VF_MSI_ISR_PEND_ISR_PEND_LOC 0 + +#define DLB2_VF_VF_RESET_IN_PROGRESS 0x3000 +#define DLB2_VF_VF_RESET_IN_PROGRESS_RST 0x1 + +#define DLB2_VF_VF_RESET_IN_PROGRESS_RESET_IN_PROGRESS 0x00000001 +#define DLB2_VF_VF_RESET_IN_PROGRESS_RSVD0 0xFFFFFFFE +#define DLB2_VF_VF_RESET_IN_PROGRESS_RESET_IN_PROGRESS_LOC 0 +#define DLB2_VF_VF_RESET_IN_PROGRESS_RSVD0_LOC 1 + +#define DLB2_VF_VF_MSI_ISR 0x4000 +#define DLB2_VF_VF_MSI_ISR_RST 0x0 + +#define DLB2_VF_VF_MSI_ISR_VF_MSI_ISR 0xFFFFFFFF +#define DLB2_VF_VF_MSI_ISR_VF_MSI_ISR_LOC 0 + +#define DLB2_SYS_TOTAL_CREDITS 0x10000100 +#define DLB2_SYS_TOTAL_CREDITS_RST 0x4000 + +#define DLB2_SYS_TOTAL_CREDITS_TOTAL_CREDITS 0xFFFFFFFF +#define DLB2_SYS_TOTAL_CREDITS_TOTAL_CREDITS_LOC 0 + +#define DLB2_SYS_LDB_CQ_AI_ADDR_U(x) \ + (0x10000fa4 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_AI_ADDR_U_RST 0x0 + +#define DLB2_SYS_LDB_CQ_AI_ADDR_U_CQ_AI_ADDR_U 0xFFFFFFFF +#define DLB2_SYS_LDB_CQ_AI_ADDR_U_CQ_AI_ADDR_U_LOC 0 + +#define DLB2_SYS_LDB_CQ_AI_ADDR_L(x) \ + (0x10000fa0 + (x) * 0x1000) +#define DLB2_SYS_LDB_CQ_AI_ADDR_L_RST 0x0 + +#define DLB2_SYS_LDB_CQ_AI_ADDR_L_RSVD0 0x00000003 +#define DLB2_SYS_LDB_CQ_AI_ADDR_L_CQ_AI_ADDR_L 0xFFFFFFFC +#define DLB2_SYS_LDB_CQ_AI_ADDR_L_RSVD0_LOC 0 +#define DLB2_SYS_LDB_CQ_AI_ADDR_L_CQ_AI_ADDR_L_LOC 2 + +#define DLB2_SYS_DIR_CQ_AI_ADDR_U(x) \ + (0x10000fe4 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_AI_ADDR_U_RST 0x0 + +#define DLB2_SYS_DIR_CQ_AI_ADDR_U_CQ_AI_ADDR_U 0xFFFFFFFF +#define DLB2_SYS_DIR_CQ_AI_ADDR_U_CQ_AI_ADDR_U_LOC 0 + +#define DLB2_SYS_DIR_CQ_AI_ADDR_L(x) \ + (0x10000fe0 + (x) * 0x1000) +#define DLB2_SYS_DIR_CQ_AI_ADDR_L_RST 0x0 + +#define DLB2_SYS_DIR_CQ_AI_ADDR_L_RSVD0 0x00000003 +#define DLB2_SYS_DIR_CQ_AI_ADDR_L_CQ_AI_ADDR_L 0xFFFFFFFC +#define DLB2_SYS_DIR_CQ_AI_ADDR_L_RSVD0_LOC 0 +#define DLB2_SYS_DIR_CQ_AI_ADDR_L_CQ_AI_ADDR_L_LOC 2 + +#define DLB2_SYS_WB_DIR_CQ_STATE(x) \ + (0x11c00000 + (x) * 0x1000) +#define DLB2_SYS_WB_DIR_CQ_STATE_RST 0x0 + +#define DLB2_SYS_WB_DIR_CQ_STATE_WB0_V 0x00000001 +#define DLB2_SYS_WB_DIR_CQ_STATE_WB1_V 0x00000002 +#define DLB2_SYS_WB_DIR_CQ_STATE_WB2_V 0x00000004 +#define DLB2_SYS_WB_DIR_CQ_STATE_DIR_OPT 0x00000008 +#define DLB2_SYS_WB_DIR_CQ_STATE_CQ_OPT_CLR 0x00000010 +#define DLB2_SYS_WB_DIR_CQ_STATE_RSVD0 0xFFFFFFE0 +#define DLB2_SYS_WB_DIR_CQ_STATE_WB0_V_LOC 0 +#define DLB2_SYS_WB_DIR_CQ_STATE_WB1_V_LOC 1 +#define DLB2_SYS_WB_DIR_CQ_STATE_WB2_V_LOC 2 +#define DLB2_SYS_WB_DIR_CQ_STATE_DIR_OPT_LOC 3 +#define DLB2_SYS_WB_DIR_CQ_STATE_CQ_OPT_CLR_LOC 4 +#define DLB2_SYS_WB_DIR_CQ_STATE_RSVD0_LOC 5 + +#define DLB2_SYS_WB_LDB_CQ_STATE(x) \ + (0x11d00000 + (x) * 0x1000) +#define DLB2_SYS_WB_LDB_CQ_STATE_RST 0x0 + +#define DLB2_SYS_WB_LDB_CQ_STATE_WB0_V 0x00000001 +#define DLB2_SYS_WB_LDB_CQ_STATE_WB1_V 0x00000002 +#define DLB2_SYS_WB_LDB_CQ_STATE_WB2_V 0x00000004 +#define DLB2_SYS_WB_LDB_CQ_STATE_RSVD1 0x00000008 +#define DLB2_SYS_WB_LDB_CQ_STATE_CQ_OPT_CLR 0x00000010 +#define DLB2_SYS_WB_LDB_CQ_STATE_RSVD0 0xFFFFFFE0 +#define DLB2_SYS_WB_LDB_CQ_STATE_WB0_V_LOC 0 +#define DLB2_SYS_WB_LDB_CQ_STATE_WB1_V_LOC 1 +#define DLB2_SYS_WB_LDB_CQ_STATE_WB2_V_LOC 2 +#define DLB2_SYS_WB_LDB_CQ_STATE_RSVD1_LOC 3 +#define DLB2_SYS_WB_LDB_CQ_STATE_CQ_OPT_CLR_LOC 4 +#define DLB2_SYS_WB_LDB_CQ_STATE_RSVD0_LOC 5 + +#define DLB2_CHP_CFG_VAS_CRD(x) \ + (0x40000000 + (x) * 0x1000) +#define DLB2_CHP_CFG_VAS_CRD_RST 0x0 + +#define DLB2_CHP_CFG_VAS_CRD_COUNT 0x00007FFF +#define DLB2_CHP_CFG_VAS_CRD_RSVD0 0xFFFF8000 +#define DLB2_CHP_CFG_VAS_CRD_COUNT_LOC 0 +#define DLB2_CHP_CFG_VAS_CRD_RSVD0_LOC 15 + +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT(x) \ + (0x90b00000 + (x) * 0x1000) +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_RST 0x0 + +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_LIMIT 0x00007FFF +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_V 0x00008000 +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_RSVD0 0xFFFF0000 +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_LIMIT_LOC 0 +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_V_LOC 15 +#define DLB2_LSP_CFG_CQ_LDB_WU_LIMIT_RSVD0_LOC 16 + +#endif /* __DLB2_REGS_NEW_H */ diff --git a/drivers/event/dlb2/pf/base/dlb2_resource.c b/drivers/event/dlb2/pf/base/dlb2_resource.c index 7d31d9a85..cd62de3af 100644 --- a/drivers/event/dlb2/pf/base/dlb2_resource.c +++ b/drivers/event/dlb2/pf/base/dlb2_resource.c @@ -48,19 +48,6 @@ static void dlb2_init_domain_rsrc_lists(struct dlb2_hw_domain *domain) dlb2_list_init_head(&domain->avail_ldb_ports[i]); } -static void dlb2_init_fn_rsrc_lists(struct dlb2_function_resources *rsrc) -{ - int i; - - dlb2_list_init_head(&rsrc->avail_domains); - dlb2_list_init_head(&rsrc->used_domains); - dlb2_list_init_head(&rsrc->avail_ldb_queues); - dlb2_list_init_head(&rsrc->avail_dir_pq_pairs); - - for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) - dlb2_list_init_head(&rsrc->avail_ldb_ports[i]); -} - void dlb2_hw_enable_sparse_dir_cq_mode(struct dlb2_hw *hw) { union dlb2_chp_cfg_chp_csr_ctrl r0; @@ -131,171 +118,6 @@ void dlb2_hw_enable_sparse_ldb_cq_mode(struct dlb2_hw *hw) DLB2_CSR_WR(hw, DLB2_CHP_CFG_CHP_CSR_CTRL, r0.val); } -void dlb2_resource_free(struct dlb2_hw *hw) -{ - int i; - - if (hw->pf.avail_hist_list_entries) - dlb2_bitmap_free(hw->pf.avail_hist_list_entries); - - for (i = 0; i < DLB2_MAX_NUM_VDEVS; i++) { - if (hw->vdev[i].avail_hist_list_entries) - dlb2_bitmap_free(hw->vdev[i].avail_hist_list_entries); - } -} - -int dlb2_resource_init(struct dlb2_hw *hw) -{ - struct dlb2_list_entry *list; - unsigned int i; - int ret; - - /* - * For optimal load-balancing, ports that map to one or more QIDs in - * common should not be in numerical sequence. This is application - * dependent, but the driver interleaves port IDs as much as possible - * to reduce the likelihood of this. This initial allocation maximizes - * the average distance between an ID and its immediate neighbors (i.e. - * the distance from 1 to 0 and to 2, the distance from 2 to 1 and to - * 3, etc.). - */ - u8 init_ldb_port_allocation[DLB2_MAX_NUM_LDB_PORTS] = { - 0, 7, 14, 5, 12, 3, 10, 1, 8, 15, 6, 13, 4, 11, 2, 9, - 16, 23, 30, 21, 28, 19, 26, 17, 24, 31, 22, 29, 20, 27, 18, 25, - 32, 39, 46, 37, 44, 35, 42, 33, 40, 47, 38, 45, 36, 43, 34, 41, - 48, 55, 62, 53, 60, 51, 58, 49, 56, 63, 54, 61, 52, 59, 50, 57, - }; - - /* Zero-out resource tracking data structures */ - memset(&hw->rsrcs, 0, sizeof(hw->rsrcs)); - memset(&hw->pf, 0, sizeof(hw->pf)); - - dlb2_init_fn_rsrc_lists(&hw->pf); - - for (i = 0; i < DLB2_MAX_NUM_VDEVS; i++) { - memset(&hw->vdev[i], 0, sizeof(hw->vdev[i])); - dlb2_init_fn_rsrc_lists(&hw->vdev[i]); - } - - for (i = 0; i < DLB2_MAX_NUM_DOMAINS; i++) { - memset(&hw->domains[i], 0, sizeof(hw->domains[i])); - dlb2_init_domain_rsrc_lists(&hw->domains[i]); - hw->domains[i].parent_func = &hw->pf; - } - - /* Give all resources to the PF driver */ - hw->pf.num_avail_domains = DLB2_MAX_NUM_DOMAINS; - for (i = 0; i < hw->pf.num_avail_domains; i++) { - list = &hw->domains[i].func_list; - - dlb2_list_add(&hw->pf.avail_domains, list); - } - - hw->pf.num_avail_ldb_queues = DLB2_MAX_NUM_LDB_QUEUES; - for (i = 0; i < hw->pf.num_avail_ldb_queues; i++) { - list = &hw->rsrcs.ldb_queues[i].func_list; - - dlb2_list_add(&hw->pf.avail_ldb_queues, list); - } - - for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) - hw->pf.num_avail_ldb_ports[i] = - DLB2_MAX_NUM_LDB_PORTS / DLB2_NUM_COS_DOMAINS; - - for (i = 0; i < DLB2_MAX_NUM_LDB_PORTS; i++) { - int cos_id = i >> DLB2_NUM_COS_DOMAINS; - struct dlb2_ldb_port *port; - - port = &hw->rsrcs.ldb_ports[init_ldb_port_allocation[i]]; - - dlb2_list_add(&hw->pf.avail_ldb_ports[cos_id], - &port->func_list); - } - - hw->pf.num_avail_dir_pq_pairs = DLB2_MAX_NUM_DIR_PORTS(hw->ver); - for (i = 0; i < hw->pf.num_avail_dir_pq_pairs; i++) { - list = &hw->rsrcs.dir_pq_pairs[i].func_list; - - dlb2_list_add(&hw->pf.avail_dir_pq_pairs, list); - } - - hw->pf.num_avail_qed_entries = DLB2_MAX_NUM_LDB_CREDITS; - hw->pf.num_avail_dqed_entries = - DLB2_MAX_NUM_DIR_CREDITS(hw->ver); - - hw->pf.num_avail_aqed_entries = DLB2_MAX_NUM_AQED_ENTRIES; - - ret = dlb2_bitmap_alloc(&hw->pf.avail_hist_list_entries, - DLB2_MAX_NUM_HIST_LIST_ENTRIES); - if (ret) - goto unwind; - - ret = dlb2_bitmap_fill(hw->pf.avail_hist_list_entries); - if (ret) - goto unwind; - - for (i = 0; i < DLB2_MAX_NUM_VDEVS; i++) { - ret = dlb2_bitmap_alloc(&hw->vdev[i].avail_hist_list_entries, - DLB2_MAX_NUM_HIST_LIST_ENTRIES); - if (ret) - goto unwind; - - ret = dlb2_bitmap_zero(hw->vdev[i].avail_hist_list_entries); - if (ret) - goto unwind; - } - - /* Initialize the hardware resource IDs */ - for (i = 0; i < DLB2_MAX_NUM_DOMAINS; i++) { - hw->domains[i].id.phys_id = i; - hw->domains[i].id.vdev_owned = false; - } - - for (i = 0; i < DLB2_MAX_NUM_LDB_QUEUES; i++) { - hw->rsrcs.ldb_queues[i].id.phys_id = i; - hw->rsrcs.ldb_queues[i].id.vdev_owned = false; - } - - for (i = 0; i < DLB2_MAX_NUM_LDB_PORTS; i++) { - hw->rsrcs.ldb_ports[i].id.phys_id = i; - hw->rsrcs.ldb_ports[i].id.vdev_owned = false; - } - - for (i = 0; i < DLB2_MAX_NUM_DIR_PORTS(hw->ver); i++) { - hw->rsrcs.dir_pq_pairs[i].id.phys_id = i; - hw->rsrcs.dir_pq_pairs[i].id.vdev_owned = false; - } - - for (i = 0; i < DLB2_MAX_NUM_SEQUENCE_NUMBER_GROUPS; i++) { - hw->rsrcs.sn_groups[i].id = i; - /* Default mode (0) is 64 sequence numbers per queue */ - hw->rsrcs.sn_groups[i].mode = 0; - hw->rsrcs.sn_groups[i].sequence_numbers_per_queue = 64; - hw->rsrcs.sn_groups[i].slot_use_bitmap = 0; - } - - for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) - hw->cos_reservation[i] = 100 / DLB2_NUM_COS_DOMAINS; - - return 0; - -unwind: - dlb2_resource_free(hw); - - return ret; -} - -void dlb2_clr_pmcsr_disable(struct dlb2_hw *hw) -{ - union dlb2_cfg_mstr_cfg_pm_pmcsr_disable r0; - - r0.val = DLB2_CSR_RD(hw, DLB2_CFG_MSTR_CFG_PM_PMCSR_DISABLE); - - r0.field.disable = 0; - - DLB2_CSR_WR(hw, DLB2_CFG_MSTR_CFG_PM_PMCSR_DISABLE, r0.val); -} - static void dlb2_configure_domain_credits(struct dlb2_hw *hw, struct dlb2_hw_domain *domain) { @@ -5877,7 +5699,7 @@ static void dlb2_log_start_domain(struct dlb2_hw *hw, int dlb2_hw_start_domain(struct dlb2_hw *hw, u32 domain_id, - __attribute((unused)) struct dlb2_start_domain_args *arg, + struct dlb2_start_domain_args *arg, struct dlb2_cmd_response *resp, bool vdev_req, unsigned int vdev_id) diff --git a/drivers/event/dlb2/pf/base/dlb2_resource.h b/drivers/event/dlb2/pf/base/dlb2_resource.h index 503fdf317..2e13193bb 100644 --- a/drivers/event/dlb2/pf/base/dlb2_resource.h +++ b/drivers/event/dlb2/pf/base/dlb2_resource.h @@ -6,35 +6,8 @@ #define __DLB2_RESOURCE_H #include "dlb2_user.h" - -#include "dlb2_hw_types.h" #include "dlb2_osdep_types.h" -/** - * dlb2_resource_init() - initialize the device - * @hw: pointer to struct dlb2_hw. - * - * This function initializes the device's software state (pointed to by the hw - * argument) and programs global scheduling QoS registers. This function should - * be called during driver initialization. - * - * The dlb2_hw struct must be unique per DLB 2.0 device and persist until the - * device is reset. - * - * Return: - * Returns 0 upon success, <0 otherwise. - */ -int dlb2_resource_init(struct dlb2_hw *hw); - -/** - * dlb2_resource_free() - free device state memory - * @hw: dlb2_hw handle for a particular device. - * - * This function frees software state pointed to by dlb2_hw. This function - * should be called when resetting the device or unloading the driver. - */ -void dlb2_resource_free(struct dlb2_hw *hw); - /** * dlb2_resource_reset() - reset in-use resources to their initial state * @hw: dlb2_hw handle for a particular device. @@ -1485,15 +1458,6 @@ int dlb2_notify_vf(struct dlb2_hw *hw, */ int dlb2_vdev_in_use(struct dlb2_hw *hw, unsigned int id); -/** - * dlb2_clr_pmcsr_disable() - power on bulk of DLB 2.0 logic - * @hw: dlb2_hw handle for a particular device. - * - * Clearing the PMCSR must be done at initialization to make the device fully - * operational. - */ -void dlb2_clr_pmcsr_disable(struct dlb2_hw *hw); - /** * dlb2_hw_get_ldb_queue_depth() - returns the depth of a load-balanced queue * @hw: dlb2_hw handle for a particular device. diff --git a/drivers/event/dlb2/pf/base/dlb2_resource_new.c b/drivers/event/dlb2/pf/base/dlb2_resource_new.c new file mode 100644 index 000000000..af68655b4 --- /dev/null +++ b/drivers/event/dlb2/pf/base/dlb2_resource_new.c @@ -0,0 +1,271 @@ +/* SPDX-License-Identifier: BSD-3-Clause + * Copyright(c) 2016-2020 Intel Corporation + */ + +#define DLB2_USE_NEW_HEADERS /* TEMPORARY FOR MERGE */ + +#include "dlb2_user.h" + +#include "dlb2_hw_types_new.h" +#include "dlb2_mbox.h" +#include "dlb2_osdep.h" +#include "dlb2_osdep_bitmap.h" +#include "dlb2_osdep_types.h" +#include "dlb2_regs_new.h" +#include "dlb2_resource_new.h" /* TEMP FOR UPSTREAMPATCHES */ + +#include "../../dlb2_priv.h" +#include "../../dlb2_inline_fns.h" + +#define DLB2_DOM_LIST_HEAD(head, type) \ + DLB2_LIST_HEAD((head), type, domain_list) + +#define DLB2_FUNC_LIST_HEAD(head, type) \ + DLB2_LIST_HEAD((head), type, func_list) + +#define DLB2_DOM_LIST_FOR(head, ptr, iter) \ + DLB2_LIST_FOR_EACH(head, ptr, domain_list, iter) + +#define DLB2_FUNC_LIST_FOR(head, ptr, iter) \ + DLB2_LIST_FOR_EACH(head, ptr, func_list, iter) + +#define DLB2_DOM_LIST_FOR_SAFE(head, ptr, ptr_tmp, it, it_tmp) \ + DLB2_LIST_FOR_EACH_SAFE((head), ptr, ptr_tmp, domain_list, it, it_tmp) + +#define DLB2_FUNC_LIST_FOR_SAFE(head, ptr, ptr_tmp, it, it_tmp) \ + DLB2_LIST_FOR_EACH_SAFE((head), ptr, ptr_tmp, func_list, it, it_tmp) + +/* + * The PF driver cannot assume that a register write will affect subsequent HCW + * writes. To ensure a write completes, the driver must read back a CSR. This + * function only need be called for configuration that can occur after the + * domain has started; prior to starting, applications can't send HCWs. + */ +static inline void dlb2_flush_csr(struct dlb2_hw *hw) +{ + DLB2_CSR_RD(hw, DLB2_SYS_TOTAL_VAS(hw->ver)); +} + +static void dlb2_init_domain_rsrc_lists(struct dlb2_hw_domain *domain) +{ + int i; + + dlb2_list_init_head(&domain->used_ldb_queues); + dlb2_list_init_head(&domain->used_dir_pq_pairs); + dlb2_list_init_head(&domain->avail_ldb_queues); + dlb2_list_init_head(&domain->avail_dir_pq_pairs); + + for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) + dlb2_list_init_head(&domain->used_ldb_ports[i]); + for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) + dlb2_list_init_head(&domain->avail_ldb_ports[i]); +} + +static void dlb2_init_fn_rsrc_lists(struct dlb2_function_resources *rsrc) +{ + int i; + dlb2_list_init_head(&rsrc->avail_domains); + dlb2_list_init_head(&rsrc->used_domains); + dlb2_list_init_head(&rsrc->avail_ldb_queues); + dlb2_list_init_head(&rsrc->avail_dir_pq_pairs); + + for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) + dlb2_list_init_head(&rsrc->avail_ldb_ports[i]); +} + +/** + * dlb2_resource_free() - free device state memory + * @hw: dlb2_hw handle for a particular device. + * + * This function frees software state pointed to by dlb2_hw. This function + * should be called when resetting the device or unloading the driver. + */ +void dlb2_resource_free(struct dlb2_hw *hw) +{ + int i; + + if (hw->pf.avail_hist_list_entries) + dlb2_bitmap_free(hw->pf.avail_hist_list_entries); + + for (i = 0; i < DLB2_MAX_NUM_VDEVS; i++) { + if (hw->vdev[i].avail_hist_list_entries) + dlb2_bitmap_free(hw->vdev[i].avail_hist_list_entries); + } +} + +/** + * dlb2_resource_init() - initialize the device + * @hw: pointer to struct dlb2_hw. + * @ver: device version. + * + * This function initializes the device's software state (pointed to by the hw + * argument) and programs global scheduling QoS registers. This function should + * be called during driver initialization, and the dlb2_hw structure should + * be zero-initialized before calling the function. + * + * The dlb2_hw struct must be unique per DLB 2.0 device and persist until the + * device is reset. + * + * Return: + * Returns 0 upon success, <0 otherwise. + */ +int dlb2_resource_init(struct dlb2_hw *hw, enum dlb2_hw_ver ver) +{ + struct dlb2_list_entry *list; + unsigned int i; + int ret; + + /* + * For optimal load-balancing, ports that map to one or more QIDs in + * common should not be in numerical sequence. The port->QID mapping is + * application dependent, but the driver interleaves port IDs as much + * as possible to reduce the likelihood of sequential ports mapping to + * the same QID(s). This initial allocation of port IDs maximizes the + * average distance between an ID and its immediate neighbors (i.e. + * the distance from 1 to 0 and to 2, the distance from 2 to 1 and to + * 3, etc.). + */ + const u8 init_ldb_port_allocation[DLB2_MAX_NUM_LDB_PORTS] = { + 0, 7, 14, 5, 12, 3, 10, 1, 8, 15, 6, 13, 4, 11, 2, 9, + 16, 23, 30, 21, 28, 19, 26, 17, 24, 31, 22, 29, 20, 27, 18, 25, + 32, 39, 46, 37, 44, 35, 42, 33, 40, 47, 38, 45, 36, 43, 34, 41, + 48, 55, 62, 53, 60, 51, 58, 49, 56, 63, 54, 61, 52, 59, 50, 57, + }; + + hw->ver = ver; + + dlb2_init_fn_rsrc_lists(&hw->pf); + + for (i = 0; i < DLB2_MAX_NUM_VDEVS; i++) + dlb2_init_fn_rsrc_lists(&hw->vdev[i]); + + for (i = 0; i < DLB2_MAX_NUM_DOMAINS; i++) { + dlb2_init_domain_rsrc_lists(&hw->domains[i]); + hw->domains[i].parent_func = &hw->pf; + } + + /* Give all resources to the PF driver */ + hw->pf.num_avail_domains = DLB2_MAX_NUM_DOMAINS; + for (i = 0; i < hw->pf.num_avail_domains; i++) { + list = &hw->domains[i].func_list; + + dlb2_list_add(&hw->pf.avail_domains, list); + } + + hw->pf.num_avail_ldb_queues = DLB2_MAX_NUM_LDB_QUEUES; + for (i = 0; i < hw->pf.num_avail_ldb_queues; i++) { + list = &hw->rsrcs.ldb_queues[i].func_list; + + dlb2_list_add(&hw->pf.avail_ldb_queues, list); + } + + for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) + hw->pf.num_avail_ldb_ports[i] = + DLB2_MAX_NUM_LDB_PORTS / DLB2_NUM_COS_DOMAINS; + + for (i = 0; i < DLB2_MAX_NUM_LDB_PORTS; i++) { + int cos_id = i >> DLB2_NUM_COS_DOMAINS; + struct dlb2_ldb_port *port; + + port = &hw->rsrcs.ldb_ports[init_ldb_port_allocation[i]]; + + dlb2_list_add(&hw->pf.avail_ldb_ports[cos_id], + &port->func_list); + } + + hw->pf.num_avail_dir_pq_pairs = DLB2_MAX_NUM_DIR_PORTS(hw->ver); + for (i = 0; i < hw->pf.num_avail_dir_pq_pairs; i++) { + list = &hw->rsrcs.dir_pq_pairs[i].func_list; + + dlb2_list_add(&hw->pf.avail_dir_pq_pairs, list); + } + + if (hw->ver == DLB2_HW_V2) { + hw->pf.num_avail_qed_entries = DLB2_MAX_NUM_LDB_CREDITS; + hw->pf.num_avail_dqed_entries = + DLB2_MAX_NUM_DIR_CREDITS(hw->ver); + } else { + hw->pf.num_avail_entries = DLB2_MAX_NUM_CREDITS(hw->ver); + } + + hw->pf.num_avail_aqed_entries = DLB2_MAX_NUM_AQED_ENTRIES; + + ret = dlb2_bitmap_alloc(&hw->pf.avail_hist_list_entries, + DLB2_MAX_NUM_HIST_LIST_ENTRIES); + if (ret) + goto unwind; + + ret = dlb2_bitmap_fill(hw->pf.avail_hist_list_entries); + if (ret) + goto unwind; + + for (i = 0; i < DLB2_MAX_NUM_VDEVS; i++) { + ret = dlb2_bitmap_alloc(&hw->vdev[i].avail_hist_list_entries, + DLB2_MAX_NUM_HIST_LIST_ENTRIES); + if (ret) + goto unwind; + + ret = dlb2_bitmap_zero(hw->vdev[i].avail_hist_list_entries); + if (ret) + goto unwind; + } + + /* Initialize the hardware resource IDs */ + for (i = 0; i < DLB2_MAX_NUM_DOMAINS; i++) { + hw->domains[i].id.phys_id = i; + hw->domains[i].id.vdev_owned = false; + } + + for (i = 0; i < DLB2_MAX_NUM_LDB_QUEUES; i++) { + hw->rsrcs.ldb_queues[i].id.phys_id = i; + hw->rsrcs.ldb_queues[i].id.vdev_owned = false; + } + + for (i = 0; i < DLB2_MAX_NUM_LDB_PORTS; i++) { + hw->rsrcs.ldb_ports[i].id.phys_id = i; + hw->rsrcs.ldb_ports[i].id.vdev_owned = false; + } + + for (i = 0; i < DLB2_MAX_NUM_DIR_PORTS(hw->ver); i++) { + hw->rsrcs.dir_pq_pairs[i].id.phys_id = i; + hw->rsrcs.dir_pq_pairs[i].id.vdev_owned = false; + } + + for (i = 0; i < DLB2_MAX_NUM_SEQUENCE_NUMBER_GROUPS; i++) { + hw->rsrcs.sn_groups[i].id = i; + /* Default mode (0) is 64 sequence numbers per queue */ + hw->rsrcs.sn_groups[i].mode = 0; + hw->rsrcs.sn_groups[i].sequence_numbers_per_queue = 64; + hw->rsrcs.sn_groups[i].slot_use_bitmap = 0; + } + + for (i = 0; i < DLB2_NUM_COS_DOMAINS; i++) + hw->cos_reservation[i] = 100 / DLB2_NUM_COS_DOMAINS; + + return 0; + +unwind: + dlb2_resource_free(hw); + + return ret; +} + +/** + * dlb2_clr_pmcsr_disable() - power on bulk of DLB 2.0 logic + * @hw: dlb2_hw handle for a particular device. + * @ver: device version. + * + * Clearing the PMCSR must be done at initialization to make the device fully + * operational. + */ +void dlb2_clr_pmcsr_disable(struct dlb2_hw *hw, enum dlb2_hw_ver ver) +{ + u32 pmcsr_dis; + + pmcsr_dis = DLB2_CSR_RD(hw, DLB2_CM_CFG_PM_PMCSR_DISABLE(ver)); + + DLB2_BITS_CLR(pmcsr_dis, DLB2_CM_CFG_PM_PMCSR_DISABLE_DISABLE); + + DLB2_CSR_WR(hw, DLB2_CM_CFG_PM_PMCSR_DISABLE(ver), pmcsr_dis); +} + diff --git a/drivers/event/dlb2/pf/base/dlb2_resource_new.h b/drivers/event/dlb2/pf/base/dlb2_resource_new.h new file mode 100644 index 000000000..51f31543c --- /dev/null +++ b/drivers/event/dlb2/pf/base/dlb2_resource_new.h @@ -0,0 +1,73 @@ +/* SPDX-License-Identifier: BSD-3-Clause + * Copyright(c) 2016-2020 Intel Corporation + */ + +#ifndef __DLB2_RESOURCE_NEW_H +#define __DLB2_RESOURCE_NEW_H + +#include "dlb2_user.h" +#include "dlb2_osdep_types.h" + +/** + * dlb2_resource_init() - initialize the device + * @hw: pointer to struct dlb2_hw. + * @ver: device version. + * + * This function initializes the device's software state (pointed to by the hw + * argument) and programs global scheduling QoS registers. This function should + * be called during driver initialization. + * + * The dlb2_hw struct must be unique per DLB 2.0 device and persist until the + * device is reset. + * + * Return: + * Returns 0 upon success, <0 otherwise. + */ +int dlb2_resource_init(struct dlb2_hw *hw, enum dlb2_hw_ver ver); + +/** + * dlb2_clr_pmcsr_disable() - power on bulk of DLB 2.0 logic + * @hw: dlb2_hw handle for a particular device. + * @ver: device version. + * + * Clearing the PMCSR must be done at initialization to make the device fully + * operational. + */ +void dlb2_clr_pmcsr_disable(struct dlb2_hw *hw, enum dlb2_hw_ver ver); + +/** + * dlb2_finish_unmap_qid_procedures() - finish any pending unmap procedures + * @hw: dlb2_hw handle for a particular device. + * + * This function attempts to finish any outstanding unmap procedures. + * This function should be called by the kernel thread responsible for + * finishing map/unmap procedures. + * + * Return: + * Returns the number of procedures that weren't completed. + */ +unsigned int dlb2_finish_unmap_qid_procedures(struct dlb2_hw *hw); + +/** + * dlb2_finish_map_qid_procedures() - finish any pending map procedures + * @hw: dlb2_hw handle for a particular device. + * + * This function attempts to finish any outstanding map procedures. + * This function should be called by the kernel thread responsible for + * finishing map/unmap procedures. + * + * Return: + * Returns the number of procedures that weren't completed. + */ +unsigned int dlb2_finish_map_qid_procedures(struct dlb2_hw *hw); + +/** + * dlb2_resource_free() - free device state memory + * @hw: dlb2_hw handle for a particular device. + * + * This function frees software state pointed to by dlb2_hw. This function + * should be called when resetting the device or unloading the driver. + */ +void dlb2_resource_free(struct dlb2_hw *hw); + +#endif /* __DLB2_RESOURCE_NEW_H */ diff --git a/drivers/event/dlb2/pf/dlb2_main.c b/drivers/event/dlb2/pf/dlb2_main.c index a9d407f2f..5c0640b3c 100644 --- a/drivers/event/dlb2/pf/dlb2_main.c +++ b/drivers/event/dlb2/pf/dlb2_main.c @@ -13,9 +13,12 @@ #include #include -#include "base/dlb2_resource.h" +#define DLB2_USE_NEW_HEADERS /* TEMPORARY FOR MERGE */ + +#include "base/dlb2_regs_new.h" +#include "base/dlb2_hw_types_new.h" +#include "base/dlb2_resource_new.h" #include "base/dlb2_osdep.h" -#include "base/dlb2_regs.h" #include "dlb2_main.h" #include "../dlb2_user.h" #include "../dlb2_priv.h" @@ -103,25 +106,34 @@ dlb2_pf_init_driver_state(struct dlb2_dev *dlb2_dev) static void dlb2_pf_enable_pm(struct dlb2_dev *dlb2_dev) { - dlb2_clr_pmcsr_disable(&dlb2_dev->hw); + int version; + version = DLB2_HW_DEVICE_FROM_PCI_ID(dlb2_dev->pdev); + + dlb2_clr_pmcsr_disable(&dlb2_dev->hw, version); } #define DLB2_READY_RETRY_LIMIT 1000 -static int dlb2_pf_wait_for_device_ready(struct dlb2_dev *dlb2_dev) +static int dlb2_pf_wait_for_device_ready(struct dlb2_dev *dlb2_dev, + int dlb_version) { u32 retries = 0; /* Allow at least 1s for the device to become active after power-on */ for (retries = 0; retries < DLB2_READY_RETRY_LIMIT; retries++) { - union dlb2_cfg_mstr_cfg_diagnostic_idle_status idle; - union dlb2_cfg_mstr_cfg_pm_status pm_st; + u32 idle_val; + u32 idle_dlb_func_idle; + u32 pm_st_val; + u32 pm_st_pmsm; u32 addr; - addr = DLB2_CFG_MSTR_CFG_PM_STATUS; - pm_st.val = DLB2_CSR_RD(&dlb2_dev->hw, addr); - addr = DLB2_CFG_MSTR_CFG_DIAGNOSTIC_IDLE_STATUS; - idle.val = DLB2_CSR_RD(&dlb2_dev->hw, addr); - if (pm_st.field.pmsm == 1 && idle.field.dlb_func_idle == 1) + addr = DLB2_CM_CFG_PM_STATUS(dlb_version); + pm_st_val = DLB2_CSR_RD(&dlb2_dev->hw, addr); + addr = DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS(dlb_version); + idle_val = DLB2_CSR_RD(&dlb2_dev->hw, addr); + idle_dlb_func_idle = idle_val & + DLB2_CM_CFG_DIAGNOSTIC_IDLE_STATUS_DLB_FUNC_IDLE; + pm_st_pmsm = pm_st_val & DLB2_CM_CFG_PM_STATUS_PMSM; + if (pm_st_pmsm && idle_dlb_func_idle) break; rte_delay_ms(1); @@ -141,6 +153,7 @@ dlb2_probe(struct rte_pci_device *pdev) { struct dlb2_dev *dlb2_dev; int ret = 0; + int dlb_version = 0; DLB2_INFO(dlb2_dev, "probe\n"); @@ -152,6 +165,8 @@ dlb2_probe(struct rte_pci_device *pdev) goto dlb2_dev_malloc_fail; } + dlb_version = DLB2_HW_DEVICE_FROM_PCI_ID(pdev); + /* PCI Bus driver has already mapped bar space into process. * Save off our IO register and FUNC addresses. */ @@ -191,7 +206,7 @@ dlb2_probe(struct rte_pci_device *pdev) */ dlb2_pf_enable_pm(dlb2_dev); - ret = dlb2_pf_wait_for_device_ready(dlb2_dev); + ret = dlb2_pf_wait_for_device_ready(dlb2_dev, dlb_version); if (ret) goto wait_for_device_ready_fail; @@ -203,7 +218,7 @@ dlb2_probe(struct rte_pci_device *pdev) if (ret) goto init_driver_state_fail; - ret = dlb2_resource_init(&dlb2_dev->hw); + ret = dlb2_resource_init(&dlb2_dev->hw, dlb_version); if (ret) goto resource_init_fail; diff --git a/drivers/event/dlb2/pf/dlb2_main.h b/drivers/event/dlb2/pf/dlb2_main.h index f3bee71fb..01a24e8a4 100644 --- a/drivers/event/dlb2/pf/dlb2_main.h +++ b/drivers/event/dlb2/pf/dlb2_main.h @@ -15,7 +15,11 @@ #define PAGE_SIZE (sysconf(_SC_PAGESIZE)) #endif +#ifdef DLB2_USE_NEW_HEADERS +#include "base/dlb2_hw_types_new.h" +#else #include "base/dlb2_hw_types.h" +#endif #include "../dlb2_user.h" #define DLB2_DEFAULT_UNREGISTER_TIMEOUT_S 5 diff --git a/drivers/event/dlb2/pf/dlb2_pf.c b/drivers/event/dlb2/pf/dlb2_pf.c index a937d0f9c..9b40e5eb3 100644 --- a/drivers/event/dlb2/pf/dlb2_pf.c +++ b/drivers/event/dlb2/pf/dlb2_pf.c @@ -31,13 +31,15 @@ #include #include +#define DLB2_USE_NEW_HEADERS /* TEMPORARY FOR MERGE */ + #include "../dlb2_priv.h" #include "../dlb2_iface.h" #include "../dlb2_inline_fns.h" #include "dlb2_main.h" -#include "base/dlb2_hw_types.h" +#include "base/dlb2_hw_types_new.h" #include "base/dlb2_osdep.h" -#include "base/dlb2_resource.h" +#include "base/dlb2_resource_new.h" static const char *event_dlb2_pf_name = RTE_STR(EVDEV_DLB2_NAME_PMD);