get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/101080/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 101080,
    "url": "https://patches.dpdk.org/api/patches/101080/?format=api",
    "web_url": "https://patches.dpdk.org/project/dpdk/patch/20211011155057.302142-2-skori@marvell.com/",
    "project": {
        "id": 1,
        "url": "https://patches.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20211011155057.302142-2-skori@marvell.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20211011155057.302142-2-skori@marvell.com",
    "date": "2021-10-11T15:50:29",
    "name": "[v4,01/28] common/cnxk: update policer MBOX APIs and HW definitions",
    "commit_ref": null,
    "pull_url": null,
    "state": "superseded",
    "archived": true,
    "hash": "1869b6219b6b078642bcc93a0d5a7bde4e54fcdd",
    "submitter": {
        "id": 1318,
        "url": "https://patches.dpdk.org/api/people/1318/?format=api",
        "name": "Sunil Kumar Kori",
        "email": "skori@marvell.com"
    },
    "delegate": {
        "id": 310,
        "url": "https://patches.dpdk.org/api/users/310/?format=api",
        "username": "jerin",
        "first_name": "Jerin",
        "last_name": "Jacob",
        "email": "jerinj@marvell.com"
    },
    "mbox": "https://patches.dpdk.org/project/dpdk/patch/20211011155057.302142-2-skori@marvell.com/mbox/",
    "series": [
        {
            "id": 19528,
            "url": "https://patches.dpdk.org/api/series/19528/?format=api",
            "web_url": "https://patches.dpdk.org/project/dpdk/list/?series=19528",
            "date": "2021-10-11T15:50:28",
            "name": "Support ingress policer",
            "version": 4,
            "mbox": "https://patches.dpdk.org/series/19528/mbox/"
        }
    ],
    "comments": "https://patches.dpdk.org/api/patches/101080/comments/",
    "check": "warning",
    "checks": "https://patches.dpdk.org/api/patches/101080/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id CD8BEA034F;\n\tMon, 11 Oct 2021 17:51:10 +0200 (CEST)",
            "from [217.70.189.124] (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id 88E6B4111C;\n\tMon, 11 Oct 2021 17:51:10 +0200 (CEST)",
            "from mx0b-0016f401.pphosted.com (mx0b-0016f401.pphosted.com\n [67.231.156.173])\n by mails.dpdk.org (Postfix) with ESMTP id B657F410DC\n for <dev@dpdk.org>; Mon, 11 Oct 2021 17:51:08 +0200 (CEST)",
            "from pps.filterd (m0045851.ppops.net [127.0.0.1])\n by mx0b-0016f401.pphosted.com (8.16.1.2/8.16.1.2) with SMTP id\n 19BEHcPo030591;\n Mon, 11 Oct 2021 08:51:05 -0700",
            "from dc5-exch01.marvell.com ([199.233.59.181])\n by mx0b-0016f401.pphosted.com with ESMTP id 3bmpv4rc0g-2\n (version=TLSv1.2 cipher=ECDHE-RSA-AES256-SHA384 bits=256 verify=NOT);\n Mon, 11 Oct 2021 08:51:05 -0700",
            "from DC5-EXCH02.marvell.com (10.69.176.39) by DC5-EXCH01.marvell.com\n (10.69.176.38) with Microsoft SMTP Server (TLS) id 15.0.1497.18;\n Mon, 11 Oct 2021 08:51:03 -0700",
            "from maili.marvell.com (10.69.176.80) by DC5-EXCH02.marvell.com\n (10.69.176.39) with Microsoft SMTP Server id 15.0.1497.18 via Frontend\n Transport; Mon, 11 Oct 2021 08:51:03 -0700",
            "from localhost.localdomain (unknown [10.28.34.25])\n by maili.marvell.com (Postfix) with ESMTP id E5B463F709B;\n Mon, 11 Oct 2021 08:51:01 -0700 (PDT)"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=marvell.com;\n h=from : to : cc :\n subject : date : message-id : in-reply-to : references : mime-version :\n content-transfer-encoding : content-type; s=pfpt0220;\n bh=js6+KNTef937uI6qOwGMwyLsp99ZDS9gyns5NL4S/+U=;\n b=IWKrt5BOi+dmnk3uZkVg52CU221RZSw4XOZxVzS0qRi77e8XNPeoN2cLD9ernpuUiIYd\n WaY2sCOeZ7X6aJTLJkjlMRLSwfu2TO5iG+gT70r8P0YFQhdOUfvKX0/0bDewQ9tJxEki\n vW/9ndEnAFCTAV8e4uw1P9kbogF2lTfbqqndoDPcaA4dSWccBeR0m15qyneyTFBmXbxa\n 4E/nbBn5aXFDyr+BzT9XoUs+5Mi78O89tdr1BicSK/+2FCoNHyXkeqVk/aFDoEoPtYyu\n 7RcyCJeLvsyC0LC2U44tJ1c53twQESYM57Exb7Lzm+BDVUR6KonVQo5ycbuXlKOM5P3x MA==",
        "From": "<skori@marvell.com>",
        "To": "Nithin Dabilpuram <ndabilpuram@marvell.com>, Kiran Kumar K\n <kirankumark@marvell.com>, Sunil Kumar Kori <skori@marvell.com>, Satha Rao\n <skoteshwar@marvell.com>",
        "CC": "<dev@dpdk.org>, Ray Kinsella <mdr@ashroe.eu>",
        "Date": "Mon, 11 Oct 2021 21:20:29 +0530",
        "Message-ID": "<20211011155057.302142-2-skori@marvell.com>",
        "X-Mailer": "git-send-email 2.25.1",
        "In-Reply-To": "<20211011155057.302142-1-skori@marvell.com>",
        "References": "<20210930090844.1059326-1-skori@marvell.com>\n <20211011155057.302142-1-skori@marvell.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Content-Type": "text/plain",
        "X-Proofpoint-ORIG-GUID": "gmH_0HCWPcaQSSWMnuw6GNr0_UEfFGJX",
        "X-Proofpoint-GUID": "gmH_0HCWPcaQSSWMnuw6GNr0_UEfFGJX",
        "X-Proofpoint-Virus-Version": "vendor=baseguard\n engine=ICAP:2.0.182.1,Aquarius:18.0.790,Hydra:6.0.425,FMLib:17.0.607.475\n definitions=2021-10-11_05,2021-10-11_01,2020-04-07_01",
        "Subject": "[dpdk-dev] [PATCH v4 01/28] common/cnxk: update policer MBOX APIs\n and HW definitions",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org",
        "Sender": "\"dev\" <dev-bounces@dpdk.org>"
    },
    "content": "From: Sunil Kumar Kori <skori@marvell.com>\n\nTo support ingress policer on CN10K, MBOX interfaces and HW\ndefinitions are synced.\n\nSigned-off-by: Sunil Kumar Kori <skori@marvell.com>\nAcked-by: Ray Kinsella <mdr@ashroe.eu>\n---\nv4:\n - Rebase support on dpdk-next-net-mrvl branch\n - Handled meter action during flow destroy\n - Handled meter cleanup during port shutdown\n \nv3:\n - Rebase support on latest DPDK\n - Handled multilevel chaining for tree hierarchy\n - Fix naming convention\nv2:\n - Rebase support on latest DPDK\n - Handled multilevel chaining for linear hierarchy\n - Review comments incorporated\n\n drivers/common/cnxk/hw/nix.h   | 13 ++++++++++---\n drivers/common/cnxk/roc_mbox.h | 34 +++++++++++++++++++++++++++++++++-\n 2 files changed, 43 insertions(+), 4 deletions(-)",
    "diff": "diff --git a/drivers/common/cnxk/hw/nix.h b/drivers/common/cnxk/hw/nix.h\nindex 6a0eb019ac..7685b7dc1b 100644\n--- a/drivers/common/cnxk/hw/nix.h\n+++ b/drivers/common/cnxk/hw/nix.h\n@@ -692,9 +692,16 @@\n #define NIX_RX_BAND_PROF_ACTIONRESULT_DROP (0x1ull) /* [CN10K, .) */\n #define NIX_RX_BAND_PROF_ACTIONRESULT_RED  (0x2ull) /* [CN10K, .) */\n \n-#define NIX_RX_BAND_PROF_LAYER_LEAF   (0x0ull) /* [CN10K, .) */\n-#define NIX_RX_BAND_PROF_LAYER_MIDDLE (0x1ull) /* [CN10K, .) */\n-#define NIX_RX_BAND_PROF_LAYER_TOP    (0x2ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_LAYER_LEAF    (0x0ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_LAYER_INVALID (0x1ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_LAYER_MIDDLE  (0x2ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_LAYER_TOP     (0x3ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_LAYER_MAX     (0x4ull) /* [CN10K, .) */\n+\n+#define NIX_RX_BAND_PROF_PC_MODE_VLAN (0x0ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_PC_MODE_DSCP (0x1ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_PC_MODE_GEN  (0x2ull) /* [CN10K, .) */\n+#define NIX_RX_BAND_PROF_PC_MODE_RSVD (0x3ull) /* [CN10K, .) */\n \n #define NIX_RX_COLORRESULT_GREEN  (0x0ull) /* [CN10K, .) */\n #define NIX_RX_COLORRESULT_YELLOW (0x1ull) /* [CN10K, .) */\ndiff --git a/drivers/common/cnxk/roc_mbox.h b/drivers/common/cnxk/roc_mbox.h\nindex 75d1ff1ef3..bc40848450 100644\n--- a/drivers/common/cnxk/roc_mbox.h\n+++ b/drivers/common/cnxk/roc_mbox.h\n@@ -234,7 +234,11 @@ struct mbox_msghdr {\n \t  nix_inline_ipsec_lf_cfg, msg_rsp)                                    \\\n \tM(NIX_CN10K_AQ_ENQ, 0x801b, nix_cn10k_aq_enq, nix_cn10k_aq_enq_req,    \\\n \t  nix_cn10k_aq_enq_rsp)                                                \\\n-\tM(NIX_GET_HW_INFO, 0x801c, nix_get_hw_info, msg_req, nix_hw_info)\n+\tM(NIX_GET_HW_INFO, 0x801c, nix_get_hw_info, msg_req, nix_hw_info)      \\\n+\tM(NIX_BANDPROF_ALLOC, 0x801d, nix_bandprof_alloc,                      \\\n+\t  nix_bandprof_alloc_req, nix_bandprof_alloc_rsp)                      \\\n+\tM(NIX_BANDPROF_FREE, 0x801e, nix_bandprof_free, nix_bandprof_free_req, \\\n+\t  msg_rsp)\n \n /* Messages initiated by AF (range 0xC00 - 0xDFF) */\n #define MBOX_UP_CGX_MESSAGES                                                   \\\n@@ -772,6 +776,10 @@ struct nix_cn10k_aq_enq_req {\n \t\t__io struct nix_rsse_s rss;\n \t\t/* Valid when op == WRITE/INIT and ctype == NIX_AQ_CTYPE_MCE */\n \t\t__io struct nix_rx_mce_s mce;\n+\t\t/* Valid when op == WRITE/INIT and\n+\t\t * ctype == NIX_AQ_CTYPE_BAND_PROF\n+\t\t */\n+\t\t__io struct nix_band_prof_s prof;\n \t};\n \t/* Mask data when op == WRITE (1=write, 0=don't write) */\n \tunion {\n@@ -785,6 +793,8 @@ struct nix_cn10k_aq_enq_req {\n \t\t__io struct nix_rsse_s rss_mask;\n \t\t/* Valid when op == WRITE and ctype == NIX_AQ_CTYPE_MCE */\n \t\t__io struct nix_rx_mce_s mce_mask;\n+\t\t/* Valid when op == WRITE and ctype == NIX_AQ_CTYPE_BAND_PROF */\n+\t\t__io struct nix_band_prof_s prof_mask;\n \t};\n };\n \n@@ -796,6 +806,7 @@ struct nix_cn10k_aq_enq_rsp {\n \t\tstruct nix_cq_ctx_s cq;\n \t\tstruct nix_rsse_s rss;\n \t\tstruct nix_rx_mce_s mce;\n+\t\tstruct nix_band_prof_s prof;\n \t};\n };\n \n@@ -1130,6 +1141,27 @@ struct nix_hw_info {\n \tuint16_t __io rsvd[15];\n };\n \n+struct nix_bandprof_alloc_req {\n+\tstruct mbox_msghdr hdr;\n+\t/* Count of profiles needed per layer */\n+\tuint16_t __io prof_count[NIX_RX_BAND_PROF_LAYER_MAX];\n+};\n+\n+struct nix_bandprof_alloc_rsp {\n+\tstruct mbox_msghdr hdr;\n+\tuint16_t __io prof_count[NIX_RX_BAND_PROF_LAYER_MAX];\n+\n+#define BANDPROF_PER_PFFUNC 64\n+\tuint16_t __io prof_idx[NIX_RX_BAND_PROF_LAYER_MAX][BANDPROF_PER_PFFUNC];\n+};\n+\n+struct nix_bandprof_free_req {\n+\tstruct mbox_msghdr hdr;\n+\tuint8_t __io free_all;\n+\tuint16_t __io prof_count[NIX_RX_BAND_PROF_LAYER_MAX];\n+\tuint16_t __io prof_idx[NIX_RX_BAND_PROF_LAYER_MAX][BANDPROF_PER_PFFUNC];\n+};\n+\n /* SSO mailbox error codes\n  * Range 501 - 600.\n  */\n",
    "prefixes": [
        "v4",
        "01/28"
    ]
}