From patchwork Tue May 16 11:25:46 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Tal Shnaiderman X-Patchwork-Id: 126884 X-Patchwork-Delegate: rasland@nvidia.com Return-Path: X-Original-To: patchwork@inbox.dpdk.org Delivered-To: patchwork@inbox.dpdk.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id A5D2E42B22; Tue, 16 May 2023 13:26:46 +0200 (CEST) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 9A87142D2F; Tue, 16 May 2023 13:26:42 +0200 (CEST) Received: from NAM10-BN7-obe.outbound.protection.outlook.com (mail-bn7nam10on2047.outbound.protection.outlook.com [40.107.92.47]) by mails.dpdk.org (Postfix) with ESMTP id 032EF42D16 for ; Tue, 16 May 2023 13:26:40 +0200 (CEST) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=nqHoxN2LkdjvjC85jlspWr1EvieLEgISLAtpwiXB7iAi/YzY9E3n2wCtJZA1xqC5Kph+S+HxzmrlZk7DVmKxsSYO9pZKWS7bNueXoMxcPPMib23DuWuWXbQzzqMhtWUEgxcPnT2A4btXjXWB1nOT6HehpH8+OB5wPJAefeFf10sIoM4eeJO8Yi/z4IcJEhA2+JWRt2AOi2EAk4bl5WEnwDTyqPQq+NgjIlDTDZ4ZrPFp71lynjs5or8n/rR8VW3ob4JDHkHZ4lJQ73vtbjGGUg8kY+U64ahTIfGTVHPvzUjBVDyeqwJw3sfsehw2Q9QXom6I4QDHMsyQq5cmNB6JhQ== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=oZBmguldfwXRVJtd72veYASdz+CS3L27Qre/9V9MlNE=; b=l1ugrmUWQrbd5hxUpY+EYxkM1rSdCsnUlmLM7kmA4mkzd1GlZZRauhj7wnO1Aq7nBkyXYjM0/ScpbqmgOOm74obM9ZCwvuobJDSs0FC7uXk6cIfBQTD2hLfxC9nCPFg8kQ/E4Ng+/xNwmUgkXsY3/6u1EMSdtTmcHVVq0BfCvRLEYA+pWYdWIRsv2iGRNvyPsh/kkzJhzoIpeAaDMSQD2gGThZJz8t37gqCf6w0Z+0GXlvQ3wAa5MB8rzP5IrsPCB/x372tYKprBPIbNvDSKriW0YgXhWz8VbG0mkL/QwtirfBTQpwC7luqCsZph7fla9JBo/yqB08SjIVcchL1sBA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.117.160) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=oZBmguldfwXRVJtd72veYASdz+CS3L27Qre/9V9MlNE=; b=F8lwfEkSoKM9yiMm+hVglwcLluHP7MB6TIz98z5tVMOarb/yiXy3Uc5doClA1pzLi4q5WwKCHu8ptbPeJnd4XLuULB20iIw9bxJUNrKIJaPiAGy5EttsgxBFXdVB+0YwHuAPustIZz2mfnXevJdAN6STBdXmAUfSMbGG88iGj/cbzGfMfICNgRUWWOpahuw4kvUfdEahbydPmKXHStI99YYUFo0Tvc46cKdJnyh8Coo+YAbIdyj87m/f5dl1pqV8SJUqxP8rOW6siQKboE2y5kZi2wpcthZt7Jei/CsawC0C2L5H5mSisDTBdh5omD0TfvVODPaQd8P+NhBEyma3XA== Received: from DS7PR05CA0055.namprd05.prod.outlook.com (2603:10b6:8:2f::15) by PH7PR12MB6540.namprd12.prod.outlook.com (2603:10b6:510:213::14) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.30; Tue, 16 May 2023 11:26:31 +0000 Received: from DM6NAM11FT087.eop-nam11.prod.protection.outlook.com (2603:10b6:8:2f:cafe::e2) by DS7PR05CA0055.outlook.office365.com (2603:10b6:8:2f::15) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6411.15 via Frontend Transport; Tue, 16 May 2023 11:26:31 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.117.160) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.117.160 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.117.160; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.117.160) by DM6NAM11FT087.mail.protection.outlook.com (10.13.172.150) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6411.15 via Frontend Transport; Tue, 16 May 2023 11:26:30 +0000 Received: from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com (10.129.200.66) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.5; Tue, 16 May 2023 04:26:14 -0700 Received: from nvidia.com (10.126.231.37) by rnnvmail201.nvidia.com (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.37; Tue, 16 May 2023 04:26:10 -0700 From: Tal Shnaiderman To: CC: , , , , , Subject: [PATCH v2 1/3] net/mlx5: support multi-packet RQ on Windows Date: Tue, 16 May 2023 14:25:46 +0300 Message-ID: <20230516112548.6848-2-talshn@nvidia.com> X-Mailer: git-send-email 2.16.1.windows.4 In-Reply-To: <20230516112548.6848-1-talshn@nvidia.com> References: <20230516112548.6848-1-talshn@nvidia.com> MIME-Version: 1.0 X-Originating-IP: [10.126.231.37] X-ClientProxiedBy: rnnvmail203.nvidia.com (10.129.68.9) To rnnvmail201.nvidia.com (10.129.68.8) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: DM6NAM11FT087:EE_|PH7PR12MB6540:EE_ X-MS-Office365-Filtering-Correlation-Id: bd37623a-72ac-4c64-8d2b-08db56006586 X-LD-Processed: 43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: gsed8SnIAkv7XcmIDrGxDTautyMRvzYT33ezecBDTvLQtEJZIehy3iNIxEUitTpF0gzH30XYki6izjxM7N4ZCoeKWkWiFlNZQ2LGsEL2pcU51iA1Tz8H3Lw1U39584Zuxg7AMkORtIlGOd8FRYlmaxrTZyXOirKKTi8UokMq/NcEN72RfaJ//avxQ6KSHfLeHBlQRvGg5y3esjynBh4Ig+jO3rs0LthcFvY5tIB/KuNidd+zS+GCuxzpCixlBBl1ImpuQwUh4W/mJrdoq4yJ7IisPsyRM5nZ9WNg+JDHN9VUxpK8Xo8pDXBEFoaDn4Mg7KjqJmpXSJfThl+ioThMYB80zaKI9CZ/fJaM1e4sd1HqMT+t1DT3gIQ53KWuNbQFwydiyZzajQBOXtPimEd6weDqLPWI4hjQc0BN8DB1XQKH5/JMW/AYGa8cBSr/q1mj2M2u4oeXDhovQQJ3/f1xrbeimKy4EmglPtq5WPGpGdV0UrI3QCNLWKShRPPhk+oZX6OAX5cBewLlLq5Fqde9zhTdyVMeqZijRswNl32TnQJ/iyRRw9+RqPvtSNLlDW7siBgrN5ZpQpVVOzToeMXE3cRjhNk7bcIJUCfP+YvktV2jPgH41vu3JDUs6CLLUhmZwtNNSm1wK2Iroi4FUhkuT3NnfY3a2eHlyKL1Wn0qK4171sOHV3WK8O7WXKEhe07EXH87ihdsmIRTwEZEpmyNLXjWyKv20rSHwhvWXdvVWrjeTW2yvbf7EQHRPSBVg/kB X-Forefront-Antispam-Report: CIP:216.228.117.160; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge1.nvidia.com; CAT:NONE; SFS:(13230028)(4636009)(136003)(396003)(376002)(39860400002)(346002)(451199021)(40470700004)(36840700001)(46966006)(16526019)(36860700001)(6286002)(4326008)(6916009)(70206006)(70586007)(356005)(7636003)(107886003)(26005)(186003)(86362001)(82740400003)(1076003)(83380400001)(6666004)(7696005)(426003)(82310400005)(336012)(47076005)(316002)(2616005)(478600001)(40460700003)(36756003)(54906003)(5660300002)(40480700001)(2906002)(55016003)(41300700001)(8936002)(8676002); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 May 2023 11:26:30.4956 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: bd37623a-72ac-4c64-8d2b-08db56006586 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.160]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: DM6NAM11FT087.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: PH7PR12MB6540 X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Multi-Packet RQ can further save PCIe bandwidth by posting a single large buffer for multiple packets. Instead of posting a buffer per a packet, one large buffer is posted to receive multiple packets on the buffer. Add support for multi-packet RQ on Windows. The feature is disabled by default and can by enabled by setting mprq_en=1 in the PMD specific arguments. Signed-off-by: Tal Shnaiderman Tested-by: Pier Damouny Acked-by: Matan Azrad --- drivers/common/mlx5/mlx5_devx_cmds.c | 3 +++ drivers/common/mlx5/mlx5_devx_cmds.h | 2 ++ drivers/common/mlx5/windows/mlx5_win_defs.h | 8 +++++++- drivers/net/mlx5/windows/mlx5_os.c | 26 ++++++++++++++++++++++++++ 4 files changed, 38 insertions(+), 1 deletion(-) diff --git a/drivers/common/mlx5/mlx5_devx_cmds.c b/drivers/common/mlx5/mlx5_devx_cmds.c index d0907fcd49..096bd1d520 100644 --- a/drivers/common/mlx5/mlx5_devx_cmds.c +++ b/drivers/common/mlx5/mlx5_devx_cmds.c @@ -1076,6 +1076,9 @@ mlx5_devx_cmd_query_hca_attr(void *ctx, general_obj_types) & MLX5_GENERAL_OBJ_TYPES_CAP_CONN_TRACK_OFFLOAD); attr->rq_delay_drop = MLX5_GET(cmd_hca_cap, hcattr, rq_delay_drop); + attr->striding_rq = MLX5_GET(cmd_hca_cap, hcattr, striding_rq); + attr->ext_stride_num_range = + MLX5_GET(cmd_hca_cap, hcattr, ext_stride_num_range); attr->max_flow_counter_15_0 = MLX5_GET(cmd_hca_cap, hcattr, max_flow_counter_15_0); attr->max_flow_counter_31_16 = MLX5_GET(cmd_hca_cap, hcattr, diff --git a/drivers/common/mlx5/mlx5_devx_cmds.h b/drivers/common/mlx5/mlx5_devx_cmds.h index ce173bc36a..9e7992b1c6 100644 --- a/drivers/common/mlx5/mlx5_devx_cmds.h +++ b/drivers/common/mlx5/mlx5_devx_cmds.h @@ -282,6 +282,8 @@ struct mlx5_hca_attr { uint32_t crypto_wrapped_import_method:1; uint16_t esw_mgr_vport_id; /* E-Switch Mgr vport ID . */ uint16_t max_wqe_sz_sq; + uint32_t striding_rq:1; + uint32_t ext_stride_num_range:1; uint32_t set_reg_c:8; uint32_t nic_flow_table:1; uint32_t modify_outer_ip_ecn:1; diff --git a/drivers/common/mlx5/windows/mlx5_win_defs.h b/drivers/common/mlx5/windows/mlx5_win_defs.h index 65da820c5e..885114655f 100644 --- a/drivers/common/mlx5/windows/mlx5_win_defs.h +++ b/drivers/common/mlx5/windows/mlx5_win_defs.h @@ -270,4 +270,10 @@ enum { MLX5_MATCH_INNER_HEADERS = RTE_BIT32(2), }; -#endif /* MLX5_WIN_DEFS_H */ +#define MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES 9 +#define MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES 16 +#define MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES 6 +#define MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES 13 +#define MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES 3 +#define IB_QPT_RAW_PACKET 8 +#endif /* __MLX5_WIN_DEFS_H__ */ diff --git a/drivers/net/mlx5/windows/mlx5_os.c b/drivers/net/mlx5/windows/mlx5_os.c index f401264b61..0caa8931e4 100644 --- a/drivers/net/mlx5/windows/mlx5_os.c +++ b/drivers/net/mlx5/windows/mlx5_os.c @@ -187,6 +187,32 @@ mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh) if (sh->dev_cap.tso) sh->dev_cap.tso_max_payload_sz = 1 << hca_attr->max_lso_cap; DRV_LOG(DEBUG, "Counters are not supported."); + if (hca_attr->striding_rq) { + sh->dev_cap.mprq.enabled = 1; + sh->dev_cap.mprq.log_min_stride_size = + MLX5_MIN_SINGLE_STRIDE_LOG_NUM_BYTES; + sh->dev_cap.mprq.log_max_stride_size = + MLX5_MAX_SINGLE_STRIDE_LOG_NUM_BYTES; + if (hca_attr->ext_stride_num_range) + sh->dev_cap.mprq.log_min_stride_num = + MLX5_EXT_MIN_SINGLE_WQE_LOG_NUM_STRIDES; + else + sh->dev_cap.mprq.log_min_stride_num = + MLX5_MIN_SINGLE_WQE_LOG_NUM_STRIDES; + sh->dev_cap.mprq.log_max_stride_num = + MLX5_MAX_SINGLE_WQE_LOG_NUM_STRIDES; + DRV_LOG(DEBUG, "\tmin_single_stride_log_num_of_bytes: %u", + sh->dev_cap.mprq.log_min_stride_size); + DRV_LOG(DEBUG, "\tmax_single_stride_log_num_of_bytes: %u", + sh->dev_cap.mprq.log_max_stride_size); + DRV_LOG(DEBUG, "\tmin_single_wqe_log_num_of_strides: %u", + sh->dev_cap.mprq.log_min_stride_num); + DRV_LOG(DEBUG, "\tmax_single_wqe_log_num_of_strides: %u", + sh->dev_cap.mprq.log_max_stride_num); + DRV_LOG(DEBUG, "\tmin_stride_wqe_log_size: %u", + sh->dev_cap.mprq.log_min_stride_wqe_size); + DRV_LOG(DEBUG, "Device supports Multi-Packet RQ."); + } if (hca_attr->rss_ind_tbl_cap) { /* * DPDK doesn't support larger/variable indirection tables. From patchwork Tue May 16 11:25:47 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Tal Shnaiderman X-Patchwork-Id: 126882 X-Patchwork-Delegate: rasland@nvidia.com Return-Path: X-Original-To: patchwork@inbox.dpdk.org Delivered-To: patchwork@inbox.dpdk.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id 5D7F042B22; Tue, 16 May 2023 13:26:34 +0200 (CEST) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 4C6EA41153; Tue, 16 May 2023 13:26:34 +0200 (CEST) Received: from NAM11-DM6-obe.outbound.protection.outlook.com (mail-dm6nam11on2064.outbound.protection.outlook.com [40.107.223.64]) by mails.dpdk.org (Postfix) with ESMTP id 43B1D41151 for ; Tue, 16 May 2023 13:26:32 +0200 (CEST) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=lFgLSWyKmfM2JRm+wjEpONFC50TmJMLjgYQvGLornUFcCMVPI2B4pBF6JH8mgYlzxtb0EpPQDpvjD6ASBdwYZ64P//SnSXrouYQSs+2HE8eHhslqE8AYcsba0FWsc2xk8Plq5XBthZFYuS5upjuhoi/PtiPOIvdu5O/gVlRbChb0H37ExYMYamSmk3drOgj5+GRpgZO03IBzlsA+rJRlA4ixVwVghIe9vFLJ4N0ArtqpgVK76+qNHEWk8D7eEdy6H1BMNaGPUEWt8AstLqfzN6LVWErC5WKEmAlrTbyyx/bgorklSsj+jmfHq3M1qcKnpvdpZapR7w1t8GbdFjQ43g== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=6zKbSQ3ZGCq0yy6J7YWIoaHUH1siHAMsBYfMhefMmTA=; b=l04/f2DWUf17q2RZ0kUe8P0C4fowwe0OoDNyl2nQCM3ufBia5xkTTpijRa3DdwGDweI2s2wzj6FuW9ym4aAE+TF8cpWlkQjORwx9Czf0mv5DHf92fZ8CKI3s9iHltNkgG4EQ8vpVAZDzbIsyvEzYPLxrI8yF2ZyyLo/UTPWkTfbFB7K9q6ds2oPxl9UMvZCb3Y+kG+mBAJKwgGS8kqlu/qB5RmgqslSq3PwjkJ9pqK9/MPszfeiCngRRKfRo/aYFexu16KBeQq5nutRoZCBZxkcJIVb95buOZm7YGJob2ky6Gsx6DCO9UZovg/dA9HQGQ4+3PYXEezGl/gaQfbMUhQ== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.117.161) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=6zKbSQ3ZGCq0yy6J7YWIoaHUH1siHAMsBYfMhefMmTA=; b=lZB2APGvkz5aEf1dG6z1oVCfWY5BeGGbIwqF3jY8tQoHxe44851nXyP1aR4ESTYRm4ADgVeVaafkZKIBAOvNzW1JxLShJVR5sHvho6hvLJk1ah6XQEOdPfJUM9X4rGCStT+5mG7vI0ADSfgqUbskO1ze65h78nNZEqf/Kb1IPYiAvJuCmb6rPVaCqEsRlJZCUKsAV524dBJ0QPbrqg/sZA9v+DIRjqYD2/LESnDbvpPdNt7Mjrd0u2zACf+BmYXWNxND3cQkuLtsHL1VtOQNBudSiRFp+Gftd9k4c6Rpc5jEiXCz7D8K7KnfLwB4sOSsq2TPuEWA+IeABhGsQBBotA== Received: from MW4PR03CA0023.namprd03.prod.outlook.com (2603:10b6:303:8f::28) by PH0PR12MB5418.namprd12.prod.outlook.com (2603:10b6:510:e5::19) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.33; Tue, 16 May 2023 11:26:30 +0000 Received: from CO1NAM11FT008.eop-nam11.prod.protection.outlook.com (2603:10b6:303:8f:cafe::f7) by MW4PR03CA0023.outlook.office365.com (2603:10b6:303:8f::28) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.33 via Frontend Transport; Tue, 16 May 2023 11:26:30 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.117.161) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.117.161 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.117.161; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.117.161) by CO1NAM11FT008.mail.protection.outlook.com (10.13.175.191) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6411.15 via Frontend Transport; Tue, 16 May 2023 11:26:30 +0000 Received: from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com (10.129.200.67) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.5; Tue, 16 May 2023 04:26:18 -0700 Received: from nvidia.com (10.126.231.37) by rnnvmail201.nvidia.com (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.37; Tue, 16 May 2023 04:26:14 -0700 From: Tal Shnaiderman To: CC: , , , , , Subject: [PATCH v2 2/3] net/mlx5: support CQE compression on Windows Date: Tue, 16 May 2023 14:25:47 +0300 Message-ID: <20230516112548.6848-3-talshn@nvidia.com> X-Mailer: git-send-email 2.16.1.windows.4 In-Reply-To: <20230516112548.6848-1-talshn@nvidia.com> References: <20230516112548.6848-1-talshn@nvidia.com> MIME-Version: 1.0 X-Originating-IP: [10.126.231.37] X-ClientProxiedBy: rnnvmail203.nvidia.com (10.129.68.9) To rnnvmail201.nvidia.com (10.129.68.8) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: CO1NAM11FT008:EE_|PH0PR12MB5418:EE_ X-MS-Office365-Filtering-Correlation-Id: 9bc2e675-aaa0-45cf-d4f8-08db56006551 X-LD-Processed: 43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: p3SYZIuBm3tnk87XeUQ6lHPiDrkbXV0t1FOQ0Ma3PX3AbnojyXAPGG04Xg8iIXo9vlVBYn5F9z1Pqfznc+piMpgYIcHcpHUS+3SwUOR1hJsnTf+VpNgtSexFLgQk8gp8PoRmA17Ot0bLhVCjyguWEebpg5Y78aEJBCjgLL7lZEMH3dZE6YP1Dd+0v7AIN5y0UftCCtCRarX5aIlMgTHqvrv3TIRfY3uX4wluuc23dpniFOPd1rW/h7SN2GVBcQS0ACZ2mE4QcFgci+++vG7AsZ5D0WfGNF6Kj3E0CzLB7Re+aLS2X8xf4PkZARIOApOb8R5J55koELZtSyxlDbiqMHTti/ZzBSzs/os7ob5+OicLhNVsAOVSokmHHVgkJ2Ty1nHXdGqS6aDhpsIXDA2mCEpie5oaoHZ4GDEqU7BA1yI5bL/lkHSfV2zkHSmEFpG3ow6jCjfIUXwxMYvrTF4Ag/esuHuj5Xo1jxS2iKewoaiNKWHjf9hJzrBZLgyFXhv5k+LTMokF+zK2eK4doqiXxC5MWbEWIePusTyuAckqeqqeVAxRaT9FD1xNaSta3KTEeivLV/p3C1Yz/bGjI7usjdrLsfl4eYZPBaKZgZy3dbYG9h4t6saXM8aFyZXsnFhxByssqhXgdRsATxUwww9eWwJIq/EmJLmoG0xTOcu/2ykQeoE/Wcw/r3uTXUzjwNFPBveADW6IV8NCVWvfbj/k24dTozOGXxHQFQIBG6fF1VKqYOEFnm5ksEbAndcz3Wey X-Forefront-Antispam-Report: CIP:216.228.117.161; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge2.nvidia.com; CAT:NONE; SFS:(13230028)(4636009)(396003)(39860400002)(346002)(136003)(376002)(451199021)(36840700001)(40470700004)(46966006)(26005)(40460700003)(1076003)(107886003)(47076005)(83380400001)(336012)(426003)(36756003)(36860700001)(55016003)(40480700001)(2616005)(7636003)(86362001)(82310400005)(356005)(82740400003)(6286002)(186003)(16526019)(54906003)(478600001)(2906002)(316002)(41300700001)(5660300002)(8936002)(8676002)(70586007)(4326008)(6916009)(70206006)(7696005)(6666004); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 May 2023 11:26:30.1501 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 9bc2e675-aaa0-45cf-d4f8-08db56006551 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.161]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: CO1NAM11FT008.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: PH0PR12MB5418 X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org CQE Compression reduces PCI overhead by coalescing and compressing multiple CQEs into a single merged CQE. Add supported for the CQE compression feature on Windows. feature is enabled by default unless not supported by the HW or if the rxq_cqe_comp_en PMD argument is explicitly disabled. Signed-off-by: Tal Shnaiderman Tested-by: Pier Damouny Acked-by: Matan Azrad --- drivers/common/mlx5/mlx5_devx_cmds.c | 2 ++ drivers/common/mlx5/mlx5_devx_cmds.h | 1 + drivers/net/mlx5/windows/mlx5_os.c | 12 ++++++++++++ 3 files changed, 15 insertions(+) diff --git a/drivers/common/mlx5/mlx5_devx_cmds.c b/drivers/common/mlx5/mlx5_devx_cmds.c index 096bd1d520..a31e4995f5 100644 --- a/drivers/common/mlx5/mlx5_devx_cmds.c +++ b/drivers/common/mlx5/mlx5_devx_cmds.c @@ -1062,6 +1062,8 @@ mlx5_devx_cmd_query_hca_attr(void *ctx, attr->cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, cqe_compression); attr->mini_cqe_resp_flow_tag = MLX5_GET(cmd_hca_cap, hcattr, mini_cqe_resp_flow_tag); + attr->cqe_compression_128 = MLX5_GET(cmd_hca_cap, hcattr, + cqe_compression_128); attr->mini_cqe_resp_l3_l4_tag = MLX5_GET(cmd_hca_cap, hcattr, mini_cqe_resp_l3_l4_tag); attr->enhanced_cqe_compression = MLX5_GET(cmd_hca_cap, hcattr, diff --git a/drivers/common/mlx5/mlx5_devx_cmds.h b/drivers/common/mlx5/mlx5_devx_cmds.h index 9e7992b1c6..edcd867c4e 100644 --- a/drivers/common/mlx5/mlx5_devx_cmds.h +++ b/drivers/common/mlx5/mlx5_devx_cmds.h @@ -284,6 +284,7 @@ struct mlx5_hca_attr { uint16_t max_wqe_sz_sq; uint32_t striding_rq:1; uint32_t ext_stride_num_range:1; + uint32_t cqe_compression_128:1; uint32_t set_reg_c:8; uint32_t nic_flow_table:1; uint32_t modify_outer_ip_ecn:1; diff --git a/drivers/net/mlx5/windows/mlx5_os.c b/drivers/net/mlx5/windows/mlx5_os.c index 0caa8931e4..6527269663 100644 --- a/drivers/net/mlx5/windows/mlx5_os.c +++ b/drivers/net/mlx5/windows/mlx5_os.c @@ -237,6 +237,18 @@ mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh) } else { DRV_LOG(DEBUG, "Tunnel offloading is not supported."); } + sh->dev_cap.cqe_comp = 0; +#if (RTE_CACHE_LINE_SIZE == 128) + if (hca_attr->cqe_compression_128) + sh->dev_cap.cqe_comp = 1; + DRV_LOG(DEBUG, "Rx CQE 128B compression is %ssupported.", + sh->dev_cap.cqe_comp ? "" : "not "); +#else + if (hca_attr->cqe_compression) + sh->dev_cap.cqe_comp = 1; + DRV_LOG(DEBUG, "Rx CQE compression is %ssupported.", + sh->dev_cap.cqe_comp ? "" : "not "); +#endif snprintf(sh->dev_cap.fw_ver, 64, "%x.%x.%04x", MLX5_GET(initial_seg, pv_iseg, fw_rev_major), MLX5_GET(initial_seg, pv_iseg, fw_rev_minor), From patchwork Tue May 16 11:25:48 2023 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Tal Shnaiderman X-Patchwork-Id: 126883 X-Patchwork-Delegate: rasland@nvidia.com Return-Path: X-Original-To: patchwork@inbox.dpdk.org Delivered-To: patchwork@inbox.dpdk.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id 864DD42B22; Tue, 16 May 2023 13:26:41 +0200 (CEST) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 7804042D16; Tue, 16 May 2023 13:26:41 +0200 (CEST) Received: from NAM11-BN8-obe.outbound.protection.outlook.com (mail-bn8nam11on2040.outbound.protection.outlook.com [40.107.236.40]) by mails.dpdk.org (Postfix) with ESMTP id 52B7142D16 for ; Tue, 16 May 2023 13:26:39 +0200 (CEST) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=Xr1K3Ig74AVT0/rZmgtnrvQGOUuxu5+863gdbQ2ucGhHaIamwT/SWfoWbQQLH7LLcBO6bfnzTS2H6AynH/BYD5aU+Vy7VnkLlJiVExmXkRlvKM41JZgJZa5QlBOED/haPoy8M78fT5Agd8odq9ryGUuwHDSopzHD3TiR7okKT17sHxMXsUngLG9/zsOKrsZ7rH5KfkWiGYRcruPCdMs+eMmcxO9IGG0vt714Nv3xefMyaf2Ji1HuHo89jePDbx8ks1zuiwkAPxBHcrXK5YeyAgSitF6qvBb0roUn3siO0BBMfM9zukSfkKk4Y97H4ev8nJrGF5I4mUtLEbaNMSOEQg== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=QyEpi6aSatUIVgS81ZRQDw3XggBqJOdQ16ruD0Ruj5k=; b=Bkklbxapdd/tDo8IaU7SxVAEKYvi+OWzeJZsyW4INdbRsmIch3GwcQ9Wh6a332G/4AyAiHVyV5EVjV8ozR8Gr4SG5S1Fxt5+wnRa8Kt35Uyg18vrzWSrL6Aj+D6Z6EmBQFgCdYmPzwFGdAejghSGs+PFSR2BvwQA1Gpy4/lsnT6JaSJST5hGj9MELixT34baAa95ajxTjfKwfBIWczQ3lANImeVgzeATJyExbmPfVaZJdcH1CqOk0mt2Q1BSHpphDfAgpQGUp5OK4wAzD27Vs4BqXamdP32z1HBO7PvWqrJIDlQ3Ca3F/4UTx/HnpmDbOwE5csz2+y/3yrWfqsH/LA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.117.161) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=QyEpi6aSatUIVgS81ZRQDw3XggBqJOdQ16ruD0Ruj5k=; b=GNThA+trFWcOSgx7ka2Jx7Bqie/62JzRT+5nRlr7EEyuFlm4ZTh5mw+8Vz4+GcfhnWVbLpbfKT8Cjq9sAy2+EhX0j+F1quTsJMzheGSJ0TSspLZ3JKFZzDadtXxZN+X15PP92bzJgUGKRUXf4ikzJypnAuIgPHhjif7ZGukcXT5kSkHCkV79DIlfCUj5Vd5dPsZcLHSvSmXg0GrfsFnCZca55b4G7dpJR0NQBQLcFUE6WdYOPuGaD8LJMRtOKp4F8bQ1JehAMgnMLInTSL9blV70MxV7jyA6/dtVvscqTKlfD55R6oM/zYb+UIkSWylL/30ZrCo3x0fVnYpAXmDBLg== Received: from MW4P220CA0021.NAMP220.PROD.OUTLOOK.COM (2603:10b6:303:115::26) by CH2PR12MB4859.namprd12.prod.outlook.com (2603:10b6:610:62::14) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.33; Tue, 16 May 2023 11:26:37 +0000 Received: from CO1NAM11FT055.eop-nam11.prod.protection.outlook.com (2603:10b6:303:115:cafe::5d) by MW4P220CA0021.outlook.office365.com (2603:10b6:303:115::26) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6387.30 via Frontend Transport; Tue, 16 May 2023 11:26:37 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.117.161) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.117.161 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.117.161; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.117.161) by CO1NAM11FT055.mail.protection.outlook.com (10.13.175.129) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6411.15 via Frontend Transport; Tue, 16 May 2023 11:26:36 +0000 Received: from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com (10.129.200.67) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.5; Tue, 16 May 2023 04:26:23 -0700 Received: from nvidia.com (10.126.231.37) by rnnvmail201.nvidia.com (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.37; Tue, 16 May 2023 04:26:18 -0700 From: Tal Shnaiderman To: CC: , , , , , Subject: [PATCH v2 3/3] net/mlx5: support enhanced multi-packet write on Windows Date: Tue, 16 May 2023 14:25:48 +0300 Message-ID: <20230516112548.6848-4-talshn@nvidia.com> X-Mailer: git-send-email 2.16.1.windows.4 In-Reply-To: <20230516112548.6848-1-talshn@nvidia.com> References: <20230516112548.6848-1-talshn@nvidia.com> MIME-Version: 1.0 X-Originating-IP: [10.126.231.37] X-ClientProxiedBy: rnnvmail203.nvidia.com (10.129.68.9) To rnnvmail201.nvidia.com (10.129.68.8) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: CO1NAM11FT055:EE_|CH2PR12MB4859:EE_ X-MS-Office365-Filtering-Correlation-Id: 169e0bb6-4f5d-4942-55e1-08db56006954 X-LD-Processed: 43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: gOAmQMxWGOmRdoES9mS2Zv8z6TLSX9V59BBxIKufLIMtEvm377PxM8y5qGNuVbINYCini8dRVu6EAy9bOn72AtbF1rmeMTGU2jNtrnIILqt7IF119ebIZvhtGvOG2WKk//GDLwLf9oXkm0wl/cxLTMKtELuvojEIXq2D+3x8JzN3sZ06Dqd+W5XzT5hT+CN968zdoRqn3/RBhYdq+MqXZEIKpdmMj3mqBbl50OtvB8nIXxOZq2JcEo7WwpNa7mU3dSD9eMd95brfdv07l1uUVj0FsHDYd8Q/vUD9RKLh72qHyJVmlTeY9Ov1yL9yHlnWWFD/s+WI5z5vcXoRgbmcGgEfovxTP+QR6c8i4TnTBdIMJV+v9kxog7HFhu4mBwAjChip5rSp5g3XhTkZAxqUDeB6KFWH1cvY7b/Q9QRk9xUtCL0PE52XJeKs+4Swc6rF1RkqFrdZ/yRpK9pB9b9tsBYW9O/IjhErw0E7vmsFIscJTfCiDsTcsttt5AxlPDaCZZYTYWbE6Wm7vXoLQT043Ug3P3HH7uq9F6TrgkHTp/lh5aq6H6E2BdHqSle+uSD5N4N8C8isH2Siuvdzs01z452ztD/6t70p5qi5V4cNdnYl+VmXNRPaA11zFZGP+UrFP5orATIFwyQT2h4eJvjxCvkH7394riYSCsIVSlOuaYs6dyj+uWv//VwI8pneVHixmpeNFmrZzpeP3FBWbxBk5Kz+9wGhJii6YKBAtZvblRY= X-Forefront-Antispam-Report: CIP:216.228.117.161; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge2.nvidia.com; CAT:NONE; SFS:(13230028)(4636009)(376002)(346002)(136003)(396003)(39860400002)(451199021)(46966006)(36840700001)(40470700004)(36860700001)(83380400001)(426003)(47076005)(336012)(478600001)(7696005)(6666004)(54906003)(2616005)(1076003)(26005)(107886003)(16526019)(6286002)(186003)(40460700003)(2906002)(36756003)(4326008)(82740400003)(70206006)(70586007)(6916009)(7636003)(356005)(41300700001)(5660300002)(8676002)(8936002)(82310400005)(316002)(55016003)(40480700001)(86362001); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 16 May 2023 11:26:36.8461 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: 169e0bb6-4f5d-4942-55e1-08db56006954 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.161]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: CO1NAM11FT055.eop-nam11.prod.protection.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: CH2PR12MB4859 X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org Add support for enhanced multi-packet write on Windows. Enhanced multi-packet write allows the Tx burst function to pack up multiple packets in a single descriptor session to save PCI bandwidth and improve performance. The feature can be controlled by the txq_mpw_en PMD argument: txq_mpw_en=1 - PMD will first attempt to use "enhanced multi packet write" if the feature is not supported by the HW the legacy "multi packet write" will be used. if both are unsupported the multi packet write feature is disabled. txq_mpw_en=0 - multi packet write is disabled. txq_mpw_en unset(default) - enhanced multi packet write will be activated if supported. if unsupported the multi packet write feature is disabled. Signed-off-by: Tal Shnaiderman Tested-by: Pier Damouny Acked-by: Matan Azrad --- doc/guides/rel_notes/release_23_07.rst | 33 ++++----------------------------- drivers/common/mlx5/mlx5_devx_cmds.c | 6 ++++++ drivers/common/mlx5/mlx5_devx_cmds.h | 2 ++ drivers/net/mlx5/windows/mlx5_os.c | 8 +++++++- 4 files changed, 19 insertions(+), 30 deletions(-) diff --git a/doc/guides/rel_notes/release_23_07.rst b/doc/guides/rel_notes/release_23_07.rst index a9b1293689..d74551414d 100644 --- a/doc/guides/rel_notes/release_23_07.rst +++ b/doc/guides/rel_notes/release_23_07.rst @@ -24,36 +24,11 @@ DPDK Release 23.07 New Features ------------ -.. This section should contain new features added in this release. - Sample format: +* **Updated NVIDIA mlx5 driver.** - * **Add a title in the past tense with a full stop.** - - Add a short 1-2 sentence description in the past tense. - The description should be enough to allow someone scanning - the release notes to understand the new feature. - - If the feature adds a lot of sub-features you can use a bullet list - like this: - - * Added feature foo to do something. - * Enhanced feature bar to do something else. - - Refer to the previous release notes for examples. - - Suggested order in release notes items: - * Core libs (EAL, mempool, ring, mbuf, buses) - * Device abstraction libs and PMDs (ordered alphabetically by vendor name) - - ethdev (lib, PMDs) - - cryptodev (lib, PMDs) - - eventdev (lib, PMDs) - - etc - * Other libs - * Apps, Examples, Tools (if significant) - - This section is a comment. Do not overwrite or remove it. - Also, make sure to start the actual text at the margin. - ======================================================= + * Added support for multi-packet RQ on Windows. + * Added support for CQE compression on Windows. + * Added support for enhanced multi-packet write on Windows. Removed Items diff --git a/drivers/common/mlx5/mlx5_devx_cmds.c b/drivers/common/mlx5/mlx5_devx_cmds.c index a31e4995f5..b2abc742cf 100644 --- a/drivers/common/mlx5/mlx5_devx_cmds.c +++ b/drivers/common/mlx5/mlx5_devx_cmds.c @@ -1298,6 +1298,12 @@ mlx5_devx_cmd_query_hca_attr(void *ctx, attr->rss_ind_tbl_cap = MLX5_GET (per_protocol_networking_offload_caps, hcattr, rss_ind_tbl_cap); + attr->multi_pkt_send_wqe = MLX5_GET + (per_protocol_networking_offload_caps, + hcattr, multi_pkt_send_wqe); + attr->enhanced_multi_pkt_send_wqe = MLX5_GET + (per_protocol_networking_offload_caps, + hcattr, enhanced_multi_pkt_send_wqe); /* Query HCA attribute for ROCE. */ if (attr->roce) { hcattr = mlx5_devx_get_hca_cap(ctx, in, out, &rc, diff --git a/drivers/common/mlx5/mlx5_devx_cmds.h b/drivers/common/mlx5/mlx5_devx_cmds.h index edcd867c4e..c8427d2dbb 100644 --- a/drivers/common/mlx5/mlx5_devx_cmds.h +++ b/drivers/common/mlx5/mlx5_devx_cmds.h @@ -285,6 +285,8 @@ struct mlx5_hca_attr { uint32_t striding_rq:1; uint32_t ext_stride_num_range:1; uint32_t cqe_compression_128:1; + uint32_t multi_pkt_send_wqe:1; + uint32_t enhanced_multi_pkt_send_wqe:1; uint32_t set_reg_c:8; uint32_t nic_flow_table:1; uint32_t modify_outer_ip_ecn:1; diff --git a/drivers/net/mlx5/windows/mlx5_os.c b/drivers/net/mlx5/windows/mlx5_os.c index 6527269663..b731bdff06 100644 --- a/drivers/net/mlx5/windows/mlx5_os.c +++ b/drivers/net/mlx5/windows/mlx5_os.c @@ -173,7 +173,6 @@ mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh) sh->dev_cap.max_qp = 1 << hca_attr->log_max_qp; sh->dev_cap.max_qp_wr = 1 << hca_attr->log_max_qp_sz; sh->dev_cap.dv_flow_en = 1; - sh->dev_cap.mps = MLX5_MPW_DISABLED; DRV_LOG(DEBUG, "MPW isn't supported."); DRV_LOG(DEBUG, "MPLS over GRE/UDP tunnel offloading is no supported."); sh->dev_cap.hw_csum = hca_attr->csum_cap; @@ -224,6 +223,13 @@ mlx5_os_capabilities_prepare(struct mlx5_dev_ctx_shared *sh) DRV_LOG(DEBUG, "Maximum Rx indirection table size is %u", sh->dev_cap.ind_table_max_size); } + if (hca_attr->enhanced_multi_pkt_send_wqe) + sh->dev_cap.mps = MLX5_MPW_ENHANCED; + else if (hca_attr->multi_pkt_send_wqe && + sh->dev_cap.mps != MLX5_ARG_UNSET) + sh->dev_cap.mps = MLX5_MPW; + else + sh->dev_cap.mps = MLX5_MPW_DISABLED; sh->dev_cap.swp = mlx5_get_supported_sw_parsing_offloads(hca_attr); sh->dev_cap.tunnel_en = mlx5_get_supported_tunneling_offloads(hca_attr); if (sh->dev_cap.tunnel_en) {