From patchwork Thu Mar 21 14:24:14 2024 Content-Type: text/plain; charset="utf-8" MIME-Version: 1.0 Content-Transfer-Encoding: 7bit X-Patchwork-Submitter: Yevgeny Kliteynik X-Patchwork-Id: 138661 X-Patchwork-Delegate: rasland@nvidia.com Return-Path: X-Original-To: patchwork@inbox.dpdk.org Delivered-To: patchwork@inbox.dpdk.org Received: from mails.dpdk.org (mails.dpdk.org [217.70.189.124]) by inbox.dpdk.org (Postfix) with ESMTP id 76DB243D16; Thu, 21 Mar 2024 15:25:15 +0100 (CET) Received: from mails.dpdk.org (localhost [127.0.0.1]) by mails.dpdk.org (Postfix) with ESMTP id 6496042DCE; Thu, 21 Mar 2024 15:25:15 +0100 (CET) Received: from NAM11-DM6-obe.outbound.protection.outlook.com (mail-dm6nam11on2056.outbound.protection.outlook.com [40.107.223.56]) by mails.dpdk.org (Postfix) with ESMTP id 3A23042DBD; Thu, 21 Mar 2024 15:25:13 +0100 (CET) ARC-Seal: i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none; b=UmXJvSXY2BGKG2zTh4EfxvXtE78KVebryvC//66dB6lnTstj6lblhRafsXsqx6bcohs7OVupC6R0tcbwdHZH42Mty0oXTqCqkfrQw/QNgm8ikD9nkMZabaKKD8Me5HP8krXV+LLgulMya2/7K6UbzXfZ9+I9ROCgplSC06a6+m9NWRBNyO+AkPuE6toMUgbpcUMpN9S0UpzT6mo0Jmf1mfw5w3xFsq0Zf2IUqSLQBD4OlCshK2BRbR2Ynpt3kgZAt5Sh6FE+hJ8mVZ8VhrO5pWX/XrTv2udj623wB9LpF0Tld11mvdVIGK50iZJai8c+EGq4VsrVELqRsz3tHPwrnA== ARC-Message-Signature: i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com; s=arcselector9901; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1; bh=E2hwI9vz4YePMtcDmuPFfCCVDdKGIhGRw7G01G4ZHWI=; b=SuNMlpPFCe+elJJyPDywZuvSXfzMDSGlVQzwurtXL6yIozU0cCy4sKAPM+bGsGYk58lmUwsonQjLnhjA3hbyTxKqtvk+NM8g1CxG6JQTT1xintHrgVXP9WfBt46GPt926uAi4fpBmCWEXbJmyKGuIMVqZyia1hSPpQsTuShKU8cgrizNL/egKCK3IviXdUahCc1uzwzagyKEPJ2bHwZ6ShsQ6cfEe0xVPIBHFLpkrvhC5k9WGUyJPs2clvioNvawa3YrYNwQawbfQ1pSX3SL+m9kXgjSfV/rvYMxjgtFb/jy8AFE/G5mk3eLPHiIChKPGgdPZkG+uEzdJyMOx+cFeA== ARC-Authentication-Results: i=1; mx.microsoft.com 1; spf=pass (sender ip is 216.228.117.161) smtp.rcpttodomain=monjalon.net smtp.mailfrom=nvidia.com; dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com; dkim=none (message not signed); arc=none (0) DKIM-Signature: v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com; s=selector2; h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck; bh=E2hwI9vz4YePMtcDmuPFfCCVDdKGIhGRw7G01G4ZHWI=; b=aVLl0j1KNRTqffyND+OqTFO5DrdJqSjR5ajC+OhVAg671Zwke70oJ2N/2MuwbeI0BZ8dnL5c7Ii7q19NzfMZNVeEcAJmp4xL5bujN5hA9f38CEr80K72jq/+H5jCjm0xcfjEm6h6357NNsFJ0Nk9xWA6H4nHE2N77q4QU0XBI58k+P4beW3E2R0hJ5iES43a6yq/inBkIwzkKSM08w+gAL/IagEqaK45k85G9+PxHTXOFjIB+sm129EXnf6Cg1L2LgkuF+ikOPjlxTVWjwMHLtDyPiR67YNGnR/nr2gBxKhKp0eXPDLIopG5NSQIXM1YvyhpgIa2y+dvgg3imqbDFA== Received: from BN9PR03CA0781.namprd03.prod.outlook.com (2603:10b6:408:13f::6) by DM4PR12MB6109.namprd12.prod.outlook.com (2603:10b6:8:ae::11) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7386.30; Thu, 21 Mar 2024 14:25:08 +0000 Received: from BN1PEPF00004689.namprd05.prod.outlook.com (2603:10b6:408:13f:cafe::85) by BN9PR03CA0781.outlook.office365.com (2603:10b6:408:13f::6) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7386.26 via Frontend Transport; Thu, 21 Mar 2024 14:25:07 +0000 X-MS-Exchange-Authentication-Results: spf=pass (sender IP is 216.228.117.161) smtp.mailfrom=nvidia.com; dkim=none (message not signed) header.d=none;dmarc=pass action=none header.from=nvidia.com; Received-SPF: Pass (protection.outlook.com: domain of nvidia.com designates 216.228.117.161 as permitted sender) receiver=protection.outlook.com; client-ip=216.228.117.161; helo=mail.nvidia.com; pr=C Received: from mail.nvidia.com (216.228.117.161) by BN1PEPF00004689.mail.protection.outlook.com (10.167.243.134) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.7409.10 via Frontend Transport; Thu, 21 Mar 2024 14:25:07 +0000 Received: from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com (10.129.200.67) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.41; Thu, 21 Mar 2024 07:24:47 -0700 Received: from nvidia.com (10.126.230.35) by rnnvmail201.nvidia.com (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.1258.12; Thu, 21 Mar 2024 07:24:43 -0700 From: Yevgeny Kliteynik To: , , , , Dariusz Sosnowski , Ori Kam , Matan Azrad , Erez Shitrit , Alex Vesker CC: , , Subject: [PATCH 2/2] net/mlx5/hws: fix port ID for root table Date: Thu, 21 Mar 2024 16:24:14 +0200 Message-ID: <20240321142414.1573453-2-kliteyn@nvidia.com> X-Mailer: git-send-email 2.27.0 In-Reply-To: <20240321142414.1573453-1-kliteyn@nvidia.com> References: <20240321142414.1573453-1-kliteyn@nvidia.com> MIME-Version: 1.0 X-Originating-IP: [10.126.230.35] X-ClientProxiedBy: rnnvmail202.nvidia.com (10.129.68.7) To rnnvmail201.nvidia.com (10.129.68.8) X-EOPAttributedMessage: 0 X-MS-PublicTrafficType: Email X-MS-TrafficTypeDiagnostic: BN1PEPF00004689:EE_|DM4PR12MB6109:EE_ X-MS-Office365-Filtering-Correlation-Id: c5a15ada-8904-40ce-3a60-08dc49b2b552 X-LD-Processed: 43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr X-MS-Exchange-SenderADCheck: 1 X-MS-Exchange-AntiSpam-Relay: 0 X-Microsoft-Antispam: BCL:0; X-Microsoft-Antispam-Message-Info: NbaG8Is/b1mPq10yyk4Exr4/ZKw/kwjvpmg6knt4hIYWV+m6N3i7tVOccmWZuwoM9kMFtsFwkprE/U6hkk/30NoDL26bFrLqC0Ac0zUIgxBcfG02wqNut2ZqC3VqrbDoFgkn6lOefXnjFBThjymH5pUgVQ4KLimcebai/TQzVmTwyaSnDdziLjxDS/z2mf/PgzbH4QNKuY93vFPVU7wJh9Ix5yKbphwnq2eD9GsLkKEdbTy15QLFWSptco1IPqyMtveKfr9b1HPYwmE+GljQovYXYaC2riHrGNwwMBsLLpGyJ0bSx8L7p8lcmn2G7fF6Rqyi14ZeJ/uFbXlRR2ZpF3eDlEuPQgwDRDFtNN/sPUPi7Hd+UBdw+y/WFD+knzEfbDUqaq1iB0RSwm3vTc6+CTmZTKjl8PSbhxBPo+uTTdJkydWPYmFnq28NOfi5H0HfIxE98QlAeE/gWpUheeWzyouHx91E5WtAMgx7lJu7zn2x4a6FtZyWuOrtQo9tahXiDgGIdCE0KvPdfJbxg4IP+zIpYk0ZREfj1mU1WmU6c2CVsm6BaDTCmJ+Q2/8Ld5XKQiJfU3fUl4vMMyFG49ydPlZgOdAWwdwichKBfz3YY8tKjbXb8+0ybTfN2gecmb6ke/G7+vvBdMMfRa77E/T/du5bJTCYFkqe5HBHCjwa/XHAyc3/IarXANvTQUvTTJnhRVtz34aZ1pQF4DybYaFHhTtwMCWT+CeiH+rumNpWxkBlKd4ShzrRSaA9zLaB8g2k X-Forefront-Antispam-Report: CIP:216.228.117.161; CTRY:US; LANG:en; SCL:1; SRV:; IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge2.nvidia.com; CAT:NONE; SFS:(13230031)(1800799015)(82310400014)(376005)(36860700004); DIR:OUT; SFP:1101; X-OriginatorOrg: Nvidia.com X-MS-Exchange-CrossTenant-OriginalArrivalTime: 21 Mar 2024 14:25:07.2651 (UTC) X-MS-Exchange-CrossTenant-Network-Message-Id: c5a15ada-8904-40ce-3a60-08dc49b2b552 X-MS-Exchange-CrossTenant-Id: 43083d15-7273-40c1-b7db-39efd9ccc17a X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp: TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.161]; Helo=[mail.nvidia.com] X-MS-Exchange-CrossTenant-AuthSource: BN1PEPF00004689.namprd05.prod.outlook.com X-MS-Exchange-CrossTenant-AuthAs: Anonymous X-MS-Exchange-CrossTenant-FromEntityHeader: HybridOnPrem X-MS-Exchange-Transport-CrossTenantHeadersStamped: DM4PR12MB6109 X-BeenThere: dev@dpdk.org X-Mailman-Version: 2.1.29 Precedence: list List-Id: DPDK patches and discussions List-Unsubscribe: , List-Archive: List-Post: List-Help: List-Subscribe: , Errors-To: dev-bounces@dpdk.org From: Erez Shitrit In root tables matcher and rule need to have their port-id, otherwise the translate function that done in dpdk layer will not get the right attributes. For that whenever the matcher is matching the source-port we need to get the relevant port-id before calling the translate function. Fixes: 405242c52dd5 ("net/mlx5/hws: add rule object") Cc: stable@dpdk.org Signed-off-by: Yevgeny Kliteynik Signed-off-by: Erez Shitrit Acked-by: Matan Azrad Signed-off-by: Yevgeny Kliteynik --- drivers/net/mlx5/hws/mlx5dr_matcher.c | 17 +++++++++++++++++ drivers/net/mlx5/hws/mlx5dr_rule.c | 18 ++++++++++++++++++ drivers/net/mlx5/mlx5_flow.h | 22 ++++++++++++++++++++++ 3 files changed, 57 insertions(+) diff --git a/drivers/net/mlx5/hws/mlx5dr_matcher.c b/drivers/net/mlx5/hws/mlx5dr_matcher.c index 1c64abfa57..aeff300467 100644 --- a/drivers/net/mlx5/hws/mlx5dr_matcher.c +++ b/drivers/net/mlx5/hws/mlx5dr_matcher.c @@ -1220,6 +1220,7 @@ static int mlx5dr_matcher_init_root(struct mlx5dr_matcher *matcher) struct mlx5dv_flow_match_parameters *mask; struct mlx5_flow_attr flow_attr = {0}; struct rte_flow_error rte_error; + struct rte_flow_item *item; uint8_t match_criteria; int ret; @@ -1248,6 +1249,22 @@ static int mlx5dr_matcher_init_root(struct mlx5dr_matcher *matcher) return rte_errno; } + /* We need the port id in case of matching representor */ + item = matcher->mt[0].items; + while (item->type != RTE_FLOW_ITEM_TYPE_END) { + if (item->type == RTE_FLOW_ITEM_TYPE_PORT_REPRESENTOR || + item->type == RTE_FLOW_ITEM_TYPE_REPRESENTED_PORT) { + ret = flow_hw_get_port_id_from_ctx(ctx, &flow_attr.port_id); + if (ret) { + DR_LOG(ERR, "Failed to get port id for dev %s", + ctx->ibv_ctx->device->name); + rte_errno = EINVAL; + return rte_errno; + } + } + ++item; + } + mask = simple_calloc(1, MLX5_ST_SZ_BYTES(fte_match_param) + offsetof(struct mlx5dv_flow_match_parameters, match_buf)); if (!mask) { diff --git a/drivers/net/mlx5/hws/mlx5dr_rule.c b/drivers/net/mlx5/hws/mlx5dr_rule.c index 784f614d87..022263eb1d 100644 --- a/drivers/net/mlx5/hws/mlx5dr_rule.c +++ b/drivers/net/mlx5/hws/mlx5dr_rule.c @@ -687,10 +687,28 @@ static int mlx5dr_rule_create_root(struct mlx5dr_rule *rule, struct mlx5dv_flow_match_parameters *value; struct mlx5_flow_attr flow_attr = {0}; struct mlx5dv_flow_action_attr *attr; + const struct rte_flow_item *cur_item; struct rte_flow_error error; uint8_t match_criteria; int ret; + /* We need the port id in case of matching representor */ + cur_item = items; + while (cur_item->type != RTE_FLOW_ITEM_TYPE_END) { + if (cur_item->type == RTE_FLOW_ITEM_TYPE_PORT_REPRESENTOR || + cur_item->type == RTE_FLOW_ITEM_TYPE_REPRESENTED_PORT) { + ret = flow_hw_get_port_id_from_ctx(rule->matcher->tbl->ctx, + &flow_attr.port_id); + if (ret) { + DR_LOG(ERR, "Failed to get port id for dev %s", + rule->matcher->tbl->ctx->ibv_ctx->device->name); + rte_errno = EINVAL; + return rte_errno; + } + } + ++cur_item; + } + attr = simple_calloc(num_actions, sizeof(*attr)); if (!attr) { rte_errno = ENOMEM; diff --git a/drivers/net/mlx5/mlx5_flow.h b/drivers/net/mlx5/mlx5_flow.h index 34b5e0f45b..0065727a67 100644 --- a/drivers/net/mlx5/mlx5_flow.h +++ b/drivers/net/mlx5/mlx5_flow.h @@ -2001,6 +2001,28 @@ flow_hw_get_reg_id(struct rte_eth_dev *dev, #endif } +static __rte_always_inline int +flow_hw_get_port_id_from_ctx(void *dr_ctx, uint32_t *port_val) +{ +#if defined(HAVE_IBV_FLOW_DV_SUPPORT) || !defined(HAVE_INFINIBAND_VERBS_H) + uint32_t port; + + MLX5_ETH_FOREACH_DEV(port, NULL) { + struct mlx5_priv *priv; + priv = rte_eth_devices[port].data->dev_private; + + if (priv->dr_ctx == dr_ctx) { + *port_val = port; + return 0; + } + } +#else + RTE_SET_USED(dr_ctx); + RTE_SET_USED(port_val); +#endif + return -EINVAL; +} + /** * Get GENEVE TLV option FW information according type and class. *