[12/20] net/bnxt: add number of vlan tags in the computed field list

Message ID 20200706082502.26935-13-somnath.kotur@broadcom.com (mailing list archive)
State Accepted, archived
Delegated to: Ajit Khaparde
Headers
Series bnxt patches |

Checks

Context Check Description
ci/checkpatch success coding style OK
ci/Intel-compilation success Compilation OK

Commit Message

Somnath Kotur July 6, 2020, 8:24 a.m. UTC
  From: Kishore Padmanabha <kishore.padmanabha@broadcom.com>

Added number of vlan tags in the computed field list so conditional
table execution could be done based on number of vlan tags in the
flow create.

Signed-off-by: Kishore Padmanabha <kishore.padmanabha@broadcom.com>
Reviewed-by: Ajit Kumar Khaparde <ajit.khaparde@broadcom.com>
Reviewed-by: Somnath Kotur <somnath.kotur@broadcom.com>
Reviewed-by: Michael Baucom <michael.baucom@broadcom.com>
Signed-off-by: Somnath Kotur <somnath.kotur@broadcom.com>
Signed-off-by: Venkat Duvvuru <venkatkumar.duvvuru@broadcom.com>
---
 drivers/net/bnxt/tf_ulp/ulp_rte_parser.c       | 10 +++++
 drivers/net/bnxt/tf_ulp/ulp_template_db_enum.h | 60 ++++++++++++++------------
 2 files changed, 43 insertions(+), 27 deletions(-)
  

Patch

diff --git a/drivers/net/bnxt/tf_ulp/ulp_rte_parser.c b/drivers/net/bnxt/tf_ulp/ulp_rte_parser.c
index 2e310e0..58090bf 100644
--- a/drivers/net/bnxt/tf_ulp/ulp_rte_parser.c
+++ b/drivers/net/bnxt/tf_ulp/ulp_rte_parser.c
@@ -88,6 +88,10 @@  bnxt_ulp_rte_parser_hdr_parse(const struct rte_flow_item pattern[],
 		ULP_BITMAP_SET(params->hdr_bitmap.bits,
 			       BNXT_ULP_FLOW_DIR_BITMASK_EGR);
 
+	/* Set the computed flags for no vlan tags before parsing */
+	ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_NO_VTAG, 1);
+	ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_NO_VTAG, 1);
+
 	/* Parse all the items in the pattern */
 	while (item && item->type != RTE_FLOW_ITEM_TYPE_END) {
 		/* get the header information from the flow_hdr_info table */
@@ -480,6 +484,8 @@  ulp_rte_vlan_hdr_handler(const struct rte_flow_item *item,
 		outer_vtag_num++;
 		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_VTAG_NUM,
 				    outer_vtag_num);
+		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_NO_VTAG, 0);
+		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_ONE_VTAG, 1);
 		ULP_BITMAP_SET(params->hdr_bitmap.bits,
 			       BNXT_ULP_HDR_BIT_OO_VLAN);
 	} else if (ULP_BITMAP_ISSET(hdr_bit->bits, BNXT_ULP_HDR_BIT_O_ETH) &&
@@ -490,6 +496,7 @@  ulp_rte_vlan_hdr_handler(const struct rte_flow_item *item,
 		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_VTAG_NUM,
 				    outer_vtag_num);
 		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_TWO_VTAGS, 1);
+		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_O_ONE_VTAG, 0);
 		ULP_BITMAP_SET(params->hdr_bitmap.bits,
 			       BNXT_ULP_HDR_BIT_OI_VLAN);
 	} else if (ULP_BITMAP_ISSET(hdr_bit->bits, BNXT_ULP_HDR_BIT_O_ETH) &&
@@ -499,6 +506,8 @@  ulp_rte_vlan_hdr_handler(const struct rte_flow_item *item,
 		inner_vtag_num++;
 		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_VTAG_NUM,
 				    inner_vtag_num);
+		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_NO_VTAG, 0);
+		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_ONE_VTAG, 1);
 		ULP_BITMAP_SET(params->hdr_bitmap.bits,
 			       BNXT_ULP_HDR_BIT_IO_VLAN);
 	} else if (ULP_BITMAP_ISSET(hdr_bit->bits, BNXT_ULP_HDR_BIT_O_ETH) &&
@@ -509,6 +518,7 @@  ulp_rte_vlan_hdr_handler(const struct rte_flow_item *item,
 		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_VTAG_NUM,
 				    inner_vtag_num);
 		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_TWO_VTAGS, 1);
+		ULP_COMP_FLD_IDX_WR(params, BNXT_ULP_CF_IDX_I_ONE_VTAG, 0);
 		ULP_BITMAP_SET(params->hdr_bitmap.bits,
 			       BNXT_ULP_HDR_BIT_II_VLAN);
 	} else {
diff --git a/drivers/net/bnxt/tf_ulp/ulp_template_db_enum.h b/drivers/net/bnxt/tf_ulp/ulp_template_db_enum.h
index f232bdb..13d1782 100644
--- a/drivers/net/bnxt/tf_ulp/ulp_template_db_enum.h
+++ b/drivers/net/bnxt/tf_ulp/ulp_template_db_enum.h
@@ -96,33 +96,39 @@  enum bnxt_ulp_cf_idx {
 	BNXT_ULP_CF_IDX_NOT_USED = 0,
 	BNXT_ULP_CF_IDX_MPLS_TAG_NUM = 1,
 	BNXT_ULP_CF_IDX_O_VTAG_NUM = 2,
-	BNXT_ULP_CF_IDX_O_TWO_VTAGS = 3,
-	BNXT_ULP_CF_IDX_I_VTAG_NUM = 4,
-	BNXT_ULP_CF_IDX_I_TWO_VTAGS = 5,
-	BNXT_ULP_CF_IDX_INCOMING_IF = 6,
-	BNXT_ULP_CF_IDX_DIRECTION = 7,
-	BNXT_ULP_CF_IDX_SVIF_FLAG = 8,
-	BNXT_ULP_CF_IDX_O_L3 = 9,
-	BNXT_ULP_CF_IDX_I_L3 = 10,
-	BNXT_ULP_CF_IDX_O_L4 = 11,
-	BNXT_ULP_CF_IDX_I_L4 = 12,
-	BNXT_ULP_CF_IDX_DEV_PORT_ID = 13,
-	BNXT_ULP_CF_IDX_DRV_FUNC_SVIF = 14,
-	BNXT_ULP_CF_IDX_DRV_FUNC_SPIF = 15,
-	BNXT_ULP_CF_IDX_DRV_FUNC_PARIF = 16,
-	BNXT_ULP_CF_IDX_DRV_FUNC_VNIC = 17,
-	BNXT_ULP_CF_IDX_DRV_FUNC_PHY_PORT = 18,
-	BNXT_ULP_CF_IDX_VF_FUNC_SVIF = 19,
-	BNXT_ULP_CF_IDX_VF_FUNC_SPIF = 20,
-	BNXT_ULP_CF_IDX_VF_FUNC_PARIF = 21,
-	BNXT_ULP_CF_IDX_VF_FUNC_VNIC = 22,
-	BNXT_ULP_CF_IDX_PHY_PORT_SVIF = 23,
-	BNXT_ULP_CF_IDX_PHY_PORT_SPIF = 24,
-	BNXT_ULP_CF_IDX_PHY_PORT_PARIF = 25,
-	BNXT_ULP_CF_IDX_PHY_PORT_VPORT = 26,
-	BNXT_ULP_CF_IDX_ACT_ENCAP_IPV4_FLAG = 27,
-	BNXT_ULP_CF_IDX_ACT_ENCAP_IPV6_FLAG = 28,
-	BNXT_ULP_CF_IDX_LAST = 29
+	BNXT_ULP_CF_IDX_O_NO_VTAG = 3,
+	BNXT_ULP_CF_IDX_O_ONE_VTAG = 4,
+	BNXT_ULP_CF_IDX_O_TWO_VTAGS = 5,
+	BNXT_ULP_CF_IDX_I_VTAG_NUM = 6,
+	BNXT_ULP_CF_IDX_I_NO_VTAG = 7,
+	BNXT_ULP_CF_IDX_I_ONE_VTAG = 8,
+	BNXT_ULP_CF_IDX_I_TWO_VTAGS = 9,
+	BNXT_ULP_CF_IDX_INCOMING_IF = 10,
+	BNXT_ULP_CF_IDX_DIRECTION = 11,
+	BNXT_ULP_CF_IDX_SVIF_FLAG = 12,
+	BNXT_ULP_CF_IDX_O_L3 = 13,
+	BNXT_ULP_CF_IDX_I_L3 = 14,
+	BNXT_ULP_CF_IDX_O_L4 = 15,
+	BNXT_ULP_CF_IDX_I_L4 = 16,
+	BNXT_ULP_CF_IDX_DEV_PORT_ID = 17,
+	BNXT_ULP_CF_IDX_DRV_FUNC_SVIF = 18,
+	BNXT_ULP_CF_IDX_DRV_FUNC_SPIF = 19,
+	BNXT_ULP_CF_IDX_DRV_FUNC_PARIF = 20,
+	BNXT_ULP_CF_IDX_DRV_FUNC_VNIC = 21,
+	BNXT_ULP_CF_IDX_DRV_FUNC_PHY_PORT = 22,
+	BNXT_ULP_CF_IDX_VF_FUNC_SVIF = 23,
+	BNXT_ULP_CF_IDX_VF_FUNC_SPIF = 24,
+	BNXT_ULP_CF_IDX_VF_FUNC_PARIF = 25,
+	BNXT_ULP_CF_IDX_VF_FUNC_VNIC = 26,
+	BNXT_ULP_CF_IDX_PHY_PORT_SVIF = 27,
+	BNXT_ULP_CF_IDX_PHY_PORT_SPIF = 28,
+	BNXT_ULP_CF_IDX_PHY_PORT_PARIF = 29,
+	BNXT_ULP_CF_IDX_PHY_PORT_VPORT = 30,
+	BNXT_ULP_CF_IDX_ACT_ENCAP_IPV4_FLAG = 31,
+	BNXT_ULP_CF_IDX_ACT_ENCAP_IPV6_FLAG = 32,
+	BNXT_ULP_CF_IDX_ACT_DEC_TTL = 33,
+	BNXT_ULP_CF_IDX_ACT_T_DEC_TTL = 34,
+	BNXT_ULP_CF_IDX_LAST = 35
 };
 
 enum bnxt_ulp_cond_opcode {