Patch Detail
get:
Show a patch.
patch:
Update a patch.
put:
Update a patch.
GET /api/patches/92817/?format=api
http://patches.dpdk.org/api/patches/92817/?format=api", "web_url": "http://patches.dpdk.org/project/dpdk/patch/20210505065008.30680-2-bingz@nvidia.com/", "project": { "id": 1, "url": "http://patches.dpdk.org/api/projects/1/?format=api", "name": "DPDK", "link_name": "dpdk", "list_id": "dev.dpdk.org", "list_email": "dev@dpdk.org", "web_url": "http://core.dpdk.org", "scm_url": "git://dpdk.org/dpdk", "webscm_url": "http://git.dpdk.org/dpdk", "list_archive_url": "https://inbox.dpdk.org/dev", "list_archive_url_format": "https://inbox.dpdk.org/dev/{}", "commit_url_format": "" }, "msgid": "<20210505065008.30680-2-bingz@nvidia.com>", "list_archive_url": "https://inbox.dpdk.org/dev/20210505065008.30680-2-bingz@nvidia.com", "date": "2021-05-05T06:49:52", "name": "[v3,01/17] common/mlx5: add connection tracking object definition", "commit_ref": null, "pull_url": null, "state": "superseded", "archived": true, "hash": "dd2d9cb3d451c99e2492eb1bd7891092c5f97129", "submitter": { "id": 1976, "url": "http://patches.dpdk.org/api/people/1976/?format=api", "name": "Bing Zhao", "email": "bingz@nvidia.com" }, "delegate": { "id": 3268, "url": "http://patches.dpdk.org/api/users/3268/?format=api", "username": "rasland", "first_name": "Raslan", "last_name": "Darawsheh", "email": "rasland@nvidia.com" }, "mbox": "http://patches.dpdk.org/project/dpdk/patch/20210505065008.30680-2-bingz@nvidia.com/mbox/", "series": [ { "id": 16818, "url": "http://patches.dpdk.org/api/series/16818/?format=api", "web_url": "http://patches.dpdk.org/project/dpdk/list/?series=16818", "date": "2021-05-05T06:49:53", "name": "[v3,01/17] common/mlx5: add connection tracking object definition", "version": 3, "mbox": "http://patches.dpdk.org/series/16818/mbox/" } ], "comments": "http://patches.dpdk.org/api/patches/92817/comments/", "check": "success", "checks": "http://patches.dpdk.org/api/patches/92817/checks/", "tags": {}, "related": [], "headers": { "Return-Path": "<dev-bounces@dpdk.org>", "X-Original-To": "patchwork@inbox.dpdk.org", "Delivered-To": "patchwork@inbox.dpdk.org", "Received": [ "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 8A4DDA0524;\n\tWed, 5 May 2021 08:51:24 +0200 (CEST)", "from [217.70.189.124] (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id 61240410F6;\n\tWed, 5 May 2021 08:51:17 +0200 (CEST)", "from NAM12-MW2-obe.outbound.protection.outlook.com\n (mail-mw2nam12on2069.outbound.protection.outlook.com [40.107.244.69])\n by mails.dpdk.org (Postfix) with ESMTP id 583A9410E5\n for <dev@dpdk.org>; Wed, 5 May 2021 08:51:15 +0200 (CEST)", "from BN9PR03CA0434.namprd03.prod.outlook.com (2603:10b6:408:113::19)\n by BL1PR12MB5095.namprd12.prod.outlook.com (2603:10b6:208:31b::16)\n with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4087.26; Wed, 5 May\n 2021 06:51:13 +0000", "from BN8NAM11FT041.eop-nam11.prod.protection.outlook.com\n (2603:10b6:408:113:cafe::8) by BN9PR03CA0434.outlook.office365.com\n (2603:10b6:408:113::19) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4108.24 via Frontend\n Transport; Wed, 5 May 2021 06:51:13 +0000", "from mail.nvidia.com (216.228.112.34) by\n BN8NAM11FT041.mail.protection.outlook.com (10.13.177.18) with Microsoft SMTP\n Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id\n 15.20.4108.25 via Frontend Transport; Wed, 5 May 2021 06:51:12 +0000", "from nvidia.com (172.20.145.6) by HQMAIL107.nvidia.com\n (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 5 May\n 2021 06:50:31 +0000" ], "ARC-Seal": "i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none;\n b=UFgL2VpAcpiKRo7GH6AoOdHgHw3rsuVMqytDxrF2O64oHtoLLPefDGj0KY/Z9SUssxalNUW37zuGiVDJWQkNlWpZheRXg37d/K+rRhZ/Fh/LZB+UvTLWIa/bvMtk+ge28gUImaU0pvnzSZJKQCW99sgK+UK5MaGyymLsRvOG/Df7wJe+WXKN5V1b5HxQEv3E1Viz0vuF2PUTjpS+SvfN43e/D+pdu284tfJlMLUTajf3yAxJdeyDQ1GfC5FjYcFQSz5ZA+S/r28oXeOCJ7E/FlOne4o6ZBhAubJZKlyFQm5DXNHDxTdDYx2/o54rWxfcsIGYNck2fvJMtrFsJZ8Oww==", "ARC-Message-Signature": "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector9901;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=TzjKxqdDoA0Oq0vxFgH0kH2QG6IPKOJs/6eAPWmHA04=;\n b=cjRgz7tux/PmkmjCAneEnADZ6d/g2QmfSM1RSshEt++JIdMKQ/a0ttaoni/SumReWZDgusxcTuxWN74xJspVSj/80cah+wRrw7uJmQwzySaiiBpjuJZEPbmn5BvDp9Mth6lms/SJeDCilzT6O4LlGhW+AUc6WluHD+v06HGQh0pZ31ilpmRwrZoivqw29/4sJAuhJrSAX47YPPc2j/ndSpm1CozbvE8I4I7mByLsBDvjcEbn5njuKLg2AqDA/cHuzyxw35X63FJHVcdMj3i4fRzGms2SxRq88D94drcmYJd2LQWNDJWpk8tlxkMROy7R0rTd54GGHPvkdD8jZw9iJg==", "ARC-Authentication-Results": "i=1; mx.microsoft.com 1; spf=pass (sender ip is\n 216.228.112.34) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com;\n dmarc=pass (p=none sp=none pct=100) action=none header.from=nvidia.com;\n dkim=none (message not signed); arc=none", "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=TzjKxqdDoA0Oq0vxFgH0kH2QG6IPKOJs/6eAPWmHA04=;\n b=VMx4XK/C6aoh7L3ynACs0RM4XqjJqi9PUkFz+EARP/UCLvzzfu7QGPXIK/jeGvVh9Zw5cpwiiqU6X/kprvyvF5184xL3e6g0QP++YIKd4T4fmXZ5D8k2jtut2OmJ8pRGqe1YlVl6yfuocO9+wGykAMJ4QWI18Ug7ZJieUWrt7iUx419IuXICOXhlBGod1+vIGH+tEHXsM9ZOFzfEPO7ERP0+UY5KmwhOWxbbv0QtYEgADtErhkEmBfKdyLrtWLvPCpILamHMWyO+cK3viwEp5IFpXpEG42siA6WEFN7FbruKKTHEq6mVoh6pzs32CcdqxDA6keJLb7cfTuxSJ1YEHQ==", "X-MS-Exchange-Authentication-Results": "spf=pass (sender IP is 216.228.112.34)\n smtp.mailfrom=nvidia.com; dpdk.org; dkim=none (message not signed)\n header.d=none;dpdk.org; dmarc=pass action=none header.from=nvidia.com;", "Received-SPF": "Pass (protection.outlook.com: domain of nvidia.com designates\n 216.228.112.34 as permitted sender) receiver=protection.outlook.com;\n client-ip=216.228.112.34; helo=mail.nvidia.com;", "From": "Bing Zhao <bingz@nvidia.com>", "To": "<viacheslavo@nvidia.com>, <matan@nvidia.com>, <thomas@monjalon.net>", "CC": "<dev@dpdk.org>, <orika@nvidia.com>, <rasland@nvidia.com>", "Date": "Wed, 5 May 2021 09:49:52 +0300", "Message-ID": "<20210505065008.30680-2-bingz@nvidia.com>", "X-Mailer": "git-send-email 2.27.0", "In-Reply-To": "<20210505065008.30680-1-bingz@nvidia.com>", "References": "<20210427153811.11554-1-bingz@nvidia.com>\n <20210505065008.30680-1-bingz@nvidia.com>", "MIME-Version": "1.0", "Content-Transfer-Encoding": "8bit", "Content-Type": "text/plain", "X-Originating-IP": "[172.20.145.6]", "X-ClientProxiedBy": "HQMAIL101.nvidia.com (172.20.187.10) To\n HQMAIL107.nvidia.com (172.20.187.13)", "X-EOPAttributedMessage": "0", "X-MS-PublicTrafficType": "Email", "X-MS-Office365-Filtering-Correlation-Id": "40e1b741-9113-4376-bb66-08d90f922c24", "X-MS-TrafficTypeDiagnostic": "BL1PR12MB5095:", "X-LD-Processed": "43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr", "X-Microsoft-Antispam-PRVS": "\n <BL1PR12MB50952CB4F431A29DA2D0CFE4D0599@BL1PR12MB5095.namprd12.prod.outlook.com>", "X-MS-Oob-TLC-OOBClassifiers": "OLM:5797;", "X-MS-Exchange-SenderADCheck": "1", "X-Microsoft-Antispam": "BCL:0;", "X-Microsoft-Antispam-Message-Info": "\n bj7YBMTsVHS2lp0kzQTkwfofrqc/lhZwQyIX96uwjCi8AbdWIKDJr8vGscr3CMRmKucdxF8O+6otJnVJ8I5MACI5J4GPVOpHmrtqO1synHcUlIt1y37EsCUYCNLic0hccnNMBiu8LQV3qTHk36kAQxu6uUe7HF8RwtD2wHt+Bq1wqBF+WzVBePddJn16islECcXRJBfsuqVkoRqYPhGYEIRkLnPZGMsv5FItdwn2tqFJrzNp++3QfzVVLc4lciAMS0TaaQxb2yiw9wALNV3uFojDt1g7+BwUYhGWe5id3IDSTA8EttKoCbmMecZJTh/2PxgJapUuAGamRLrrV+1seFmDCQ7wq5hFpJgYzdNcBHks2ZrWu14I4JlBAFgsi6DEkxgTY+bIEMUIFVDINiYLnFzjqXfppiXR8TVxUYgmxs7vvBIRD3RA3BrDWQ4frqB3R0JdAfnSWijNT8++zwqMXag/4A29/bN7PKJ+VQIXb/iftEN5sStguBy0rLsqE5ZGgx+ccSA4S5tlGUpdaAQw5XPGuFw2ER4rrE6/xkMXXNGlFCEZNWyEFhnmNxzDf/yPoj92Rdpbrfgrg4RDPpD83UnudAxLs8HH26XAQeCIVrG0OU47aehI6yqroCPi0vHsU5DudiFdsV3A+Ydr4wtU/8VCd0JScAaK8GMK/NludBA=", "X-Forefront-Antispam-Report": "CIP:216.228.112.34; CTRY:US; LANG:en; SCL:1;\n SRV:;\n IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:schybrid03.nvidia.com; CAT:NONE;\n SFS:(4636009)(346002)(376002)(396003)(136003)(39860400002)(36840700001)(46966006)(26005)(36756003)(70206006)(478600001)(36860700001)(16526019)(426003)(316002)(356005)(86362001)(8936002)(7636003)(55016002)(186003)(82740400003)(7696005)(6286002)(8676002)(5660300002)(47076005)(83380400001)(1076003)(6666004)(110136005)(2616005)(82310400003)(54906003)(4326008)(107886003)(336012)(36906005)(70586007)(2906002);\n DIR:OUT; SFP:1101;", "X-OriginatorOrg": "Nvidia.com", "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "05 May 2021 06:51:12.7973 (UTC)", "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n 40e1b741-9113-4376-bb66-08d90f922c24", "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a", "X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp": "\n TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.112.34];\n Helo=[mail.nvidia.com]", "X-MS-Exchange-CrossTenant-AuthSource": "\n BN8NAM11FT041.eop-nam11.prod.protection.outlook.com", "X-MS-Exchange-CrossTenant-AuthAs": "Anonymous", "X-MS-Exchange-CrossTenant-FromEntityHeader": "HybridOnPrem", "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "BL1PR12MB5095", "Subject": "[dpdk-dev] [PATCH v3 01/17] common/mlx5: add connection tracking\n object definition", "X-BeenThere": "dev@dpdk.org", "X-Mailman-Version": "2.1.29", "Precedence": "list", "List-Id": "DPDK patches and discussions <dev.dpdk.org>", "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>", "List-Archive": "<http://mails.dpdk.org/archives/dev/>", "List-Post": "<mailto:dev@dpdk.org>", "List-Help": "<mailto:dev-request@dpdk.org?subject=help>", "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>", "Errors-To": "dev-bounces@dpdk.org", "Sender": "\"dev\" <dev-bounces@dpdk.org>" }, "content": "The structures of ASO connection tracking offload object are added\nbased on the definitions in the PRM. One CT object context will be\nloaded into the cache completely in a reversed order of dwords. The\nvalid bit should be the MSB of the last dword. This is used for the\nconntrack context creation and update, as well as for the query.\n\nThe capabilities 2 (HCA_CAP_2) layout is also added. The connection\ntracking related capabilities could be queried via the HCA_CAP_2.\n\nSigned-off-by: Bing Zhao <bingz@nvidia.com>\n---\n drivers/common/mlx5/mlx5_prm.h | 85 ++++++++++++++++++++++++++++++++++\n 1 file changed, 85 insertions(+)", "diff": "diff --git a/drivers/common/mlx5/mlx5_prm.h b/drivers/common/mlx5/mlx5_prm.h\nindex efa5ae67bf..4da89d3379 100644\n--- a/drivers/common/mlx5/mlx5_prm.h\n+++ b/drivers/common/mlx5/mlx5_prm.h\n@@ -1119,6 +1119,7 @@ enum {\n \tMLX5_GET_HCA_CAP_OP_MOD_ROCE = 0x4 << 1,\n \tMLX5_GET_HCA_CAP_OP_MOD_NIC_FLOW_TABLE = 0x7 << 1,\n \tMLX5_GET_HCA_CAP_OP_MOD_VDPA_EMULATION = 0x13 << 1,\n+\tMLX5_GET_HCA_CAP_OP_MOD_GENERAL_DEVICE_2 = 0x20 << 1,\n };\n \n #define MLX5_GENERAL_OBJ_TYPES_CAP_VIRTQ_NET_Q \\\n@@ -1661,6 +1662,29 @@ struct mlx5_ifc_flow_table_nic_cap_bits {\n \tstruct mlx5_ifc_flow_table_prop_layout_bits flow_table_properties;\n };\n \n+struct mlx5_ifc_cmd_hca_cap_2_bits {\n+\tu8 reserved_at_0[0x80]; /* End of DW4. */\n+\tu8 reserved_at_80[0xb];\n+\tu8 log_max_num_reserved_qpn[0x5];\n+\tu8 reserved_at_90[0x3];\n+\tu8 log_reserved_qpn_granularity[0x5];\n+\tu8 reserved_at_98[0x3];\n+\tu8 log_reserved_qpn_max_alloc[0x5]; /* End of DW5. */\n+\tu8 max_reformat_insert_size[0x8];\n+\tu8 max_reformat_insert_offset[0x8];\n+\tu8 max_reformat_remove_size[0x8];\n+\tu8 max_reformat_remove_offset[0x8]; /* End of DW6. */\n+\tu8 aso_conntrack_reg_id[0x8];\n+\tu8 reserved_at_c8[0x3];\n+\tu8 log_conn_track_granularity[0x5];\n+\tu8 reserved_at_d0[0x3];\n+\tu8 log_conn_track_max_alloc[0x5];\n+\tu8 reserved_at_d8[0x3];\n+\tu8 log_max_conn_track_offload[0x5];\n+\tu8 reserved_at_e0[0x20]; /* End of DW7. */\n+\tu8 reserved_at_100[0x700];\n+};\n+\n union mlx5_ifc_hca_cap_union_bits {\n \tstruct mlx5_ifc_cmd_hca_cap_bits cmd_hca_cap;\n \tstruct mlx5_ifc_per_protocol_networking_offload_caps_bits\n@@ -2599,6 +2623,67 @@ struct mlx5_ifc_create_flow_meter_aso_in_bits {\n \tstruct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;\n \tstruct mlx5_ifc_flow_meter_aso_bits flow_meter_aso;\n };\n+\n+struct mlx5_ifc_tcp_window_params_bits {\n+\tu8 max_ack[0x20];\n+\tu8 max_win[0x20];\n+\tu8 reply_end[0x20];\n+\tu8 sent_end[0x20];\n+};\n+\n+struct mlx5_ifc_conn_track_aso_bits {\n+\tstruct mlx5_ifc_tcp_window_params_bits reply_dir; /* End of DW3. */\n+\tstruct mlx5_ifc_tcp_window_params_bits original_dir; /* End of DW7. */\n+\tu8 last_end[0x20]; /* End of DW8. */\n+\tu8 last_ack[0x20]; /* End of DW9. */\n+\tu8 last_seq[0x20]; /* End of DW10. */\n+\tu8 last_win[0x10];\n+\tu8 reserved_at_170[0xa];\n+\tu8 last_dir[0x1];\n+\tu8 last_index[0x5]; /* End of DW11. */\n+\tu8 reserved_at_180[0x40]; /* End of DW13. */\n+\tu8 reply_direction_tcp_scale[0x4];\n+\tu8 reply_direction_tcp_close_initiated[0x1];\n+\tu8 reply_direction_tcp_liberal_enabled[0x1];\n+\tu8 reply_direction_tcp_data_unacked[0x1];\n+\tu8 reply_direction_tcp_max_ack[0x1];\n+\tu8 reserved_at_1c8[0x8];\n+\tu8 original_direction_tcp_scale[0x4];\n+\tu8 original_direction_tcp_close_initiated[0x1];\n+\tu8 original_direction_tcp_liberal_enabled[0x1];\n+\tu8 original_direction_tcp_data_unacked[0x1];\n+\tu8 original_direction_tcp_max_ack[0x1];\n+\tu8 reserved_at_1d8[0x8]; /* End of DW14. */\n+\tu8 valid[0x1];\n+\tu8 state[0x3];\n+\tu8 freeze_track[0x1];\n+\tu8 reserved_at_1e5[0xb];\n+\tu8 reserved_at_1f0[0x1];\n+\tu8 connection_assured[0x1];\n+\tu8 sack_permitted[0x1];\n+\tu8 challenged_acked[0x1];\n+\tu8 heartbeat[0x1];\n+\tu8 max_ack_window[0x3];\n+\tu8 reserved_at_1f8[0x1];\n+\tu8 retransmission_counter[0x3];\n+\tu8 retranmission_limit_exceeded[0x1];\n+\tu8 retranmission_limit[0x3]; /* End of DW15. */\n+};\n+\n+struct mlx5_ifc_conn_track_offload_bits {\n+\tu8 modify_field_select[0x40];\n+\tu8 reserved_at_40[0x40];\n+\tu8 reserved_at_80[0x8];\n+\tu8 conn_track_aso_access_pd[0x18];\n+\tu8 reserved_at_a0[0x160];\n+\tstruct mlx5_ifc_conn_track_aso_bits conn_track_aso;\n+};\n+\n+struct mlx5_ifc_create_conn_track_aso_in_bits {\n+\tstruct mlx5_ifc_general_obj_in_cmd_hdr_bits hdr;\n+\tstruct mlx5_ifc_conn_track_offload_bits conn_track_offload;\n+};\n+\n enum mlx5_access_aso_opc_mod {\n \tASO_OPC_MOD_IPSEC = 0x0,\n \tASO_OPC_MOD_CONNECTION_TRACKING = 0x1,\n", "prefixes": [ "v3", "01/17" ] }{ "id": 92817, "url": "