get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/92811/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 92811,
    "url": "http://patches.dpdk.org/api/patches/92811/?format=api",
    "web_url": "http://patches.dpdk.org/project/dpdk/patch/20210505064104.30248-13-bingz@nvidia.com/",
    "project": {
        "id": 1,
        "url": "http://patches.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20210505064104.30248-13-bingz@nvidia.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20210505064104.30248-13-bingz@nvidia.com",
    "date": "2021-05-05T06:40:59",
    "name": "[v3,12/17] net/mlx5: add translation of CT item",
    "commit_ref": null,
    "pull_url": null,
    "state": "superseded",
    "archived": true,
    "hash": "5a652f53f909156b42a350f3ebd7b7b37a98aa38",
    "submitter": {
        "id": 1976,
        "url": "http://patches.dpdk.org/api/people/1976/?format=api",
        "name": "Bing Zhao",
        "email": "bingz@nvidia.com"
    },
    "delegate": null,
    "mbox": "http://patches.dpdk.org/project/dpdk/patch/20210505064104.30248-13-bingz@nvidia.com/mbox/",
    "series": [
        {
            "id": 16817,
            "url": "http://patches.dpdk.org/api/series/16817/?format=api",
            "web_url": "http://patches.dpdk.org/project/dpdk/list/?series=16817",
            "date": "2021-05-05T06:40:47",
            "name": "conntrack support in mlx5 PMD",
            "version": 3,
            "mbox": "http://patches.dpdk.org/series/16817/mbox/"
        }
    ],
    "comments": "http://patches.dpdk.org/api/patches/92811/comments/",
    "check": "success",
    "checks": "http://patches.dpdk.org/api/patches/92811/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 69DC1A0524;\n\tWed,  5 May 2021 08:43:04 +0200 (CEST)",
            "from [217.70.189.124] (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id 3EB8A410E0;\n\tWed,  5 May 2021 08:43:00 +0200 (CEST)",
            "from NAM02-BN1-obe.outbound.protection.outlook.com\n (mail-bn1nam07on2078.outbound.protection.outlook.com [40.107.212.78])\n by mails.dpdk.org (Postfix) with ESMTP id 9C50040040\n for <dev@dpdk.org>; Wed,  5 May 2021 08:42:58 +0200 (CEST)",
            "from BN9PR03CA0909.namprd03.prod.outlook.com (2603:10b6:408:107::14)\n by BN8PR12MB2897.namprd12.prod.outlook.com (2603:10b6:408:99::25)\n with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4087.25; Wed, 5 May\n 2021 06:42:55 +0000",
            "from BN8NAM11FT032.eop-nam11.prod.protection.outlook.com\n (2603:10b6:408:107:cafe::ea) by BN9PR03CA0909.outlook.office365.com\n (2603:10b6:408:107::14) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.4108.25 via Frontend\n Transport; Wed, 5 May 2021 06:42:55 +0000",
            "from mail.nvidia.com (216.228.112.34) by\n BN8NAM11FT032.mail.protection.outlook.com (10.13.177.88) with Microsoft SMTP\n Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_CBC_SHA384) id\n 15.20.4108.25 via Frontend Transport; Wed, 5 May 2021 06:42:55 +0000",
            "from nvidia.com (172.20.145.6) by HQMAIL107.nvidia.com\n (172.20.187.13) with Microsoft SMTP Server (TLS) id 15.0.1497.2; Wed, 5 May\n 2021 06:42:49 +0000"
        ],
        "ARC-Seal": "i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none;\n b=c+2dG2HynHYSyIShnCJqw3PwUaWQjaLt8p3drli1TaSEhqttAyyScYGPX2z7DsiGjwnxzXVAtJtoLq0LHIGDh+9CWhbgl8axhatEKS8JX19UsuqV+s6ZB9c962J56mC8sbhGOyREqtxTC3aq4PPRxKUd9xXQ2782noyKLwEyytvzftQtDSkwa9sZp4f3dKuXrlZQ3iY60uvn7FMme8DCg6Ey1IKxNAVKfTd/wWbmaC67P9HIjLmpdnfD/P6R69a2CiP9cu3nDLLvGT4wnIqdmIOoy5NOFKRbNNq0SnmPFfPhjwQMTNYihdW+vOraNgLwnicqAlsfINZjJ7JeNUJ69Q==",
        "ARC-Message-Signature": "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector9901;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=fE2pRAjf4ySJh5RT1BadgB3oxf/Yg1+1WJdLbw7rFmY=;\n b=c0S7nI+bvHfkZv1k+E7mHxhmXKwT9Nw1RntgcLAZ0bVZHRN9L/3JtWXiX2a6O8Sc0fFZvMlTkxFO4AV4G33sPlq4+HyaTDY19KI2QOoXDrMnBPUAyrBXBf7ujl2shxKhTKnMxB92S4WDH2YCsoWTgOl0WJ3lBgw53TOcasJPeCPAfXe2qYyN3xmCUUwnDj+uISbn3SX0rDDttghxngMaPxK8JOrNxIhMW3GE0bzqkrkYBj/OAXQkLoi0WX7wrU8PJ3lZdEA/ZfxWiiaATtSlYY+ZeZZPR3N21XyVaMdpQH3OgnpfqlPU1nl0hsM2ANBca2KJXWRfRiV4VHVJ47MxlA==",
        "ARC-Authentication-Results": "i=1; mx.microsoft.com 1; spf=pass (sender ip is\n 216.228.112.34) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com;\n dmarc=pass (p=none sp=none pct=100) action=none header.from=nvidia.com;\n dkim=none (message not signed); arc=none",
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=fE2pRAjf4ySJh5RT1BadgB3oxf/Yg1+1WJdLbw7rFmY=;\n b=aNb5ypjLohfuug8B/XSSgIX1x437jW3kOoMMLQaMwhwaMIcqLDKP4C90v/hT+Zv3wmbYx63Chw+qCB879alYPLPNFoK6mm5Utcs/lU7kLSZebpNxDNMDM5J6MrjQybIB9Zed0yqjrQiK0iEikcJ6oC4ujfVPJfgArEKSIPwd4FEEGX5mxuCwQ6dnzVSnL/yngI9fRr9BHlSLT5czLeLHEUvatT6k4wZug3k4Gs6/7kC92ykFUlCCDVPqVxqWYlN+3xGXKzdWuzNApiN+iCgJ3gb1HlRFCfX45EUk5G2tW7/TRvaScuEQKq4mnrAfv0MvivFr+Bcnn63xIBxUvpfKBA==",
        "X-MS-Exchange-Authentication-Results": "spf=pass (sender IP is 216.228.112.34)\n smtp.mailfrom=nvidia.com; dpdk.org; dkim=none (message not signed)\n header.d=none;dpdk.org; dmarc=pass action=none header.from=nvidia.com;",
        "Received-SPF": "Pass (protection.outlook.com: domain of nvidia.com designates\n 216.228.112.34 as permitted sender) receiver=protection.outlook.com;\n client-ip=216.228.112.34; helo=mail.nvidia.com;",
        "From": "Bing Zhao <bingz@nvidia.com>",
        "To": "<viacheslavo@nvidia.com>, <matan@nvidia.com>, <thomas@monjalon.net>",
        "CC": "<dev@dpdk.org>, <orika@nvidia.com>, <rasland@nvidia.com>",
        "Date": "Wed, 5 May 2021 09:40:59 +0300",
        "Message-ID": "<20210505064104.30248-13-bingz@nvidia.com>",
        "X-Mailer": "git-send-email 2.27.0",
        "In-Reply-To": "<20210505064104.30248-1-bingz@nvidia.com>",
        "References": "<20210427153811.11554-1-bingz@nvidia.com>\n <20210505064104.30248-1-bingz@nvidia.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Content-Type": "text/plain",
        "X-Originating-IP": "[172.20.145.6]",
        "X-ClientProxiedBy": "HQMAIL105.nvidia.com (172.20.187.12) To\n HQMAIL107.nvidia.com (172.20.187.13)",
        "X-EOPAttributedMessage": "0",
        "X-MS-PublicTrafficType": "Email",
        "X-MS-Office365-Filtering-Correlation-Id": "140c329c-8615-4fc1-8b02-08d90f9103d9",
        "X-MS-TrafficTypeDiagnostic": "BN8PR12MB2897:",
        "X-LD-Processed": "43083d15-7273-40c1-b7db-39efd9ccc17a,ExtAddr",
        "X-Microsoft-Antispam-PRVS": "\n <BN8PR12MB28976786E516EEDFFEF15F52D0599@BN8PR12MB2897.namprd12.prod.outlook.com>",
        "X-MS-Oob-TLC-OOBClassifiers": "OLM:6790;",
        "X-MS-Exchange-SenderADCheck": "1",
        "X-Microsoft-Antispam": "BCL:0;",
        "X-Microsoft-Antispam-Message-Info": "\n l1zwNzcrOSNR4LRr4uZeKGI2K9iAS61oFuH6Diy9s32pjpMplXWL2onu6LJjQfkBsUJxR7vqZYbIRiXO971AR5ELrlSJDhVI3i0r3mS5NGhNwGq2e/QZ0chTXOnj1BpdHvi/xqzWilV7a7he84bJjLCwZHJj8EFEVWLUr7AR4ACgMGYXxKnjimujqzL4lpyRWS8yUvsFUTzc/beqEn+eSS1K4fTmTJXycxIhcI03KqUO53y3GRGBeH/HT/eKH1dweKKxq/r+qsv5aa4wr6gXntt6CXqw3rH/EwtBimHjI59CM/SRK1bnu+lBhxWFKZlT7oNkqg3Xbczk7QGgTskNrUH144zk6f5hSkXV1EeRvYjms8syr7co4zIvaeIq82J1PlRudb/p0Kc7uMjLAC7LL56E8WpSW/vkDoJIfMKdcGsYuQLq2B5PaUBRebIxLB2T3QqkUr74qTu2RA3fXF7ZtwX6UBsBCHStlTnIDfW9+DjS6JfRzVOmco7OsA7xxp2aZvuPPCWaBrTvGB/YMvCZVjGku01oGHJUkY3zPVHiZuzQWIAFRlPzYbCS1oSnLRPud6agGrhEds4jhpHzsqQJZvqyr8WJ9Ku7QsdNlF2VrrANqyW1VNBW9qgY1FDtHl5yI+noocz/jca69tTfFL3YAQ==",
        "X-Forefront-Antispam-Report": "CIP:216.228.112.34; CTRY:US; LANG:en; SCL:1;\n SRV:;\n IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:schybrid03.nvidia.com; CAT:NONE;\n SFS:(4636009)(136003)(396003)(346002)(39860400002)(376002)(46966006)(36840700001)(7696005)(6286002)(7636003)(186003)(54906003)(16526019)(26005)(6666004)(107886003)(2906002)(110136005)(36906005)(8936002)(83380400001)(356005)(55016002)(86362001)(8676002)(82740400003)(1076003)(316002)(36756003)(47076005)(426003)(478600001)(70206006)(336012)(70586007)(5660300002)(82310400003)(36860700001)(4326008)(2616005);\n DIR:OUT; SFP:1101;",
        "X-OriginatorOrg": "Nvidia.com",
        "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "05 May 2021 06:42:55.7020 (UTC)",
        "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n 140c329c-8615-4fc1-8b02-08d90f9103d9",
        "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a",
        "X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp": "\n TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.112.34];\n Helo=[mail.nvidia.com]",
        "X-MS-Exchange-CrossTenant-AuthSource": "\n BN8NAM11FT032.eop-nam11.prod.protection.outlook.com",
        "X-MS-Exchange-CrossTenant-AuthAs": "Anonymous",
        "X-MS-Exchange-CrossTenant-FromEntityHeader": "HybridOnPrem",
        "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "BN8PR12MB2897",
        "Subject": "[dpdk-dev] [PATCH v3 12/17] net/mlx5: add translation of CT item",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org",
        "Sender": "\"dev\" <dev-bounces@dpdk.org>"
    },
    "content": "The return register of the DR action will be used for matching.\nAfter the ASO CT checking of a TCP packet, the syndrome is filled in\nthe register. Only the 8 LSB should be used. A converting from\nRTE_FLOW_CONNTRACK_FLAG* to the syndrome should be done after\nchecing the spec and mask fields.\n\nSigned-off-by: Bing Zhao <bingz@nvidia.com>\n---\n drivers/net/mlx5/mlx5_flow.h    |  7 ++++\n drivers/net/mlx5/mlx5_flow_dv.c | 62 +++++++++++++++++++++++++++++++++\n 2 files changed, 69 insertions(+)",
    "diff": "diff --git a/drivers/net/mlx5/mlx5_flow.h b/drivers/net/mlx5/mlx5_flow.h\nindex 286e3fb6a4..eb0bb42161 100644\n--- a/drivers/net/mlx5/mlx5_flow.h\n+++ b/drivers/net/mlx5/mlx5_flow.h\n@@ -405,6 +405,13 @@ enum mlx5_feature_name {\n /* Maximum number of fields to modify in MODIFY_FIELD */\n #define MLX5_ACT_MAX_MOD_FIELDS 5\n \n+/* Syndrome bits definition for connection tracking. */\n+#define MLX5_CT_SYNDROME_VALID\t\t(0x0 << 6)\n+#define MLX5_CT_SYNDROME_INVALID\t(0x1 << 6)\n+#define MLX5_CT_SYNDROME_TRAP\t\t(0x2 << 6)\n+#define MLX5_CT_SYNDROME_STATE_CHANGE\t(0x1 << 1)\n+#define MLX5_CT_SYNDROME_BAD_PACKET\t(0x1 << 0)\n+\n enum mlx5_flow_drv_type {\n \tMLX5_FLOW_TYPE_MIN,\n \tMLX5_FLOW_TYPE_DV,\ndiff --git a/drivers/net/mlx5/mlx5_flow_dv.c b/drivers/net/mlx5/mlx5_flow_dv.c\nindex 14af900267..b0858e3df8 100644\n--- a/drivers/net/mlx5/mlx5_flow_dv.c\n+++ b/drivers/net/mlx5/mlx5_flow_dv.c\n@@ -9379,6 +9379,64 @@ flow_dv_translate_item_ecpri(struct rte_eth_dev *dev, void *matcher,\n \t}\n }\n \n+/*\n+ * Add connection tracking status item to matcher\n+ *\n+ * @param[in] dev\n+ *   The devich to configure through.\n+ * @param[in, out] matcher\n+ *   Flow matcher.\n+ * @param[in, out] key\n+ *   Flow matcher value.\n+ * @param[in] item\n+ *   Flow pattern to translate.\n+ */\n+static void\n+flow_dv_translate_item_aso_ct(struct rte_eth_dev *dev,\n+\t\t\t      void *matcher, void *key,\n+\t\t\t      const struct rte_flow_item *item)\n+{\n+\tuint32_t reg_value = 0;\n+\tint reg_id;\n+\t/* 8LSB 0b 11/0000/11, middle 4 bits are reserved. */\n+\tuint32_t reg_mask = 0;\n+\tconst struct rte_flow_item_conntrack *spec = item->spec;\n+\tconst struct rte_flow_item_conntrack *mask = item->mask;\n+\tuint32_t flags;\n+\tstruct rte_flow_error error;\n+\n+\tif (!mask)\n+\t\tmask = &rte_flow_item_conntrack_mask;\n+\tif (!spec || !mask->flags)\n+\t\treturn;\n+\tflags = spec->flags & mask->flags;\n+\t/* The conflict should be checked in the validation. */\n+\tif (flags & RTE_FLOW_CONNTRACK_PKT_STATE_VALID)\n+\t\treg_value |= MLX5_CT_SYNDROME_VALID;\n+\tif (flags & RTE_FLOW_CONNTRACK_PKT_STATE_CHANGED)\n+\t\treg_value |= MLX5_CT_SYNDROME_STATE_CHANGE;\n+\tif (flags & RTE_FLOW_CONNTRACK_PKT_STATE_INVALID)\n+\t\treg_value |= MLX5_CT_SYNDROME_INVALID;\n+\tif (flags & RTE_FLOW_CONNTRACK_PKT_STATE_DISABLED)\n+\t\treg_value |= MLX5_CT_SYNDROME_TRAP;\n+\tif (flags & RTE_FLOW_CONNTRACK_PKT_STATE_BAD)\n+\t\treg_value |= MLX5_CT_SYNDROME_BAD_PACKET;\n+\tif (mask->flags & (RTE_FLOW_CONNTRACK_PKT_STATE_VALID |\n+\t\t\t   RTE_FLOW_CONNTRACK_PKT_STATE_INVALID |\n+\t\t\t   RTE_FLOW_CONNTRACK_PKT_STATE_DISABLED))\n+\t\treg_mask |= 0xc0;\n+\tif (mask->flags & RTE_FLOW_CONNTRACK_PKT_STATE_CHANGED)\n+\t\treg_mask |= MLX5_CT_SYNDROME_STATE_CHANGE;\n+\tif (mask->flags & RTE_FLOW_CONNTRACK_PKT_STATE_BAD)\n+\t\treg_mask |= MLX5_CT_SYNDROME_BAD_PACKET;\n+\t/* The REG_C_x value could be saved during startup. */\n+\treg_id = mlx5_flow_get_reg_id(dev, MLX5_ASO_CONNTRACK, 0, &error);\n+\tif (reg_id == REG_NON)\n+\t\treturn;\n+\tflow_dv_match_meta_reg(matcher, key, (enum modify_reg)reg_id,\n+\t\t\t       reg_value, reg_mask);\n+}\n+\n static uint32_t matcher_zero[MLX5_ST_SZ_DW(fte_match_param)] = { 0 };\n \n #define HEADER_IS_ZERO(match_criteria, headers)\t\t\t\t     \\\n@@ -12322,6 +12380,10 @@ flow_dv_translate(struct rte_eth_dev *dev,\n \t\t\t/* No other protocol should follow eCPRI layer. */\n \t\t\tlast_item = MLX5_FLOW_LAYER_ECPRI;\n \t\t\tbreak;\n+\t\tcase RTE_FLOW_ITEM_TYPE_CONNTRACK:\n+\t\t\tflow_dv_translate_item_aso_ct(dev, match_mask,\n+\t\t\t\t\t\t      match_value, items);\n+\t\t\tbreak;\n \t\tdefault:\n \t\t\tbreak;\n \t\t}\n",
    "prefixes": [
        "v3",
        "12/17"
    ]
}