get:
Show a patch.

patch:
Update a patch.

put:
Update a patch.

GET /api/patches/133294/?format=api
HTTP 200 OK
Allow: GET, PUT, PATCH, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 133294,
    "url": "http://patches.dpdk.org/api/patches/133294/?format=api",
    "web_url": "http://patches.dpdk.org/project/dpdk/patch/20231025112232.201606-2-getelson@nvidia.com/",
    "project": {
        "id": 1,
        "url": "http://patches.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20231025112232.201606-2-getelson@nvidia.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20231025112232.201606-2-getelson@nvidia.com",
    "date": "2023-10-25T11:22:22",
    "name": "[v6,01/10] net/mlx5/hws: add support for reformat DevX object",
    "commit_ref": null,
    "pull_url": null,
    "state": "superseded",
    "archived": true,
    "hash": "54090547e7009b8bbb65b4f89acca838d88095b3",
    "submitter": {
        "id": 1882,
        "url": "http://patches.dpdk.org/api/people/1882/?format=api",
        "name": "Gregory Etelson",
        "email": "getelson@nvidia.com"
    },
    "delegate": {
        "id": 3268,
        "url": "http://patches.dpdk.org/api/users/3268/?format=api",
        "username": "rasland",
        "first_name": "Raslan",
        "last_name": "Darawsheh",
        "email": "rasland@nvidia.com"
    },
    "mbox": "http://patches.dpdk.org/project/dpdk/patch/20231025112232.201606-2-getelson@nvidia.com/mbox/",
    "series": [
        {
            "id": 29979,
            "url": "http://patches.dpdk.org/api/series/29979/?format=api",
            "web_url": "http://patches.dpdk.org/project/dpdk/list/?series=29979",
            "date": "2023-10-25T11:22:21",
            "name": "net/mlx5: support indirect actions list",
            "version": 6,
            "mbox": "http://patches.dpdk.org/series/29979/mbox/"
        }
    ],
    "comments": "http://patches.dpdk.org/api/patches/133294/comments/",
    "check": "success",
    "checks": "http://patches.dpdk.org/api/patches/133294/checks/",
    "tags": {},
    "related": [],
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 90C63431FB;\n\tWed, 25 Oct 2023 13:23:10 +0200 (CEST)",
            "from mails.dpdk.org (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id AA598406BA;\n\tWed, 25 Oct 2023 13:23:07 +0200 (CEST)",
            "from NAM11-DM6-obe.outbound.protection.outlook.com\n (mail-dm6nam11on2043.outbound.protection.outlook.com [40.107.223.43])\n by mails.dpdk.org (Postfix) with ESMTP id C64F84067B\n for <dev@dpdk.org>; Wed, 25 Oct 2023 13:23:05 +0200 (CEST)",
            "from MW3PR05CA0016.namprd05.prod.outlook.com (2603:10b6:303:2b::21)\n by SJ0PR12MB5439.namprd12.prod.outlook.com (2603:10b6:a03:3ae::18)\n with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6907.33; Wed, 25 Oct\n 2023 11:23:04 +0000",
            "from CO1PEPF000044FA.namprd21.prod.outlook.com\n (2603:10b6:303:2b:cafe::3a) by MW3PR05CA0016.outlook.office365.com\n (2603:10b6:303:2b::21) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.20.6933.19 via Frontend\n Transport; Wed, 25 Oct 2023 11:23:03 +0000",
            "from mail.nvidia.com (216.228.117.161) by\n CO1PEPF000044FA.mail.protection.outlook.com (10.167.241.200) with Microsoft\n SMTP Server (version=TLS1_2, cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id\n 15.20.6954.0 via Frontend Transport; Wed, 25 Oct 2023 11:23:03 +0000",
            "from rnnvmail201.nvidia.com (10.129.68.8) by mail.nvidia.com\n (10.129.200.67) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.41; Wed, 25 Oct\n 2023 04:22:51 -0700",
            "from nvidia.com (10.126.230.35) by rnnvmail201.nvidia.com\n (10.129.68.8) with Microsoft SMTP Server (version=TLS1_2,\n cipher=TLS_ECDHE_RSA_WITH_AES_256_GCM_SHA384) id 15.2.986.41; Wed, 25 Oct\n 2023 04:22:48 -0700"
        ],
        "ARC-Seal": "i=1; a=rsa-sha256; s=arcselector9901; d=microsoft.com; cv=none;\n b=Hcb30sCSs4HKS0clg4AurS9MACENQbzB31wFwQLeocAcI0hNRw+C5z1ZZkW0laOa8mzF3/Rwas7QQbfhEmdpRdvgY7GTYgAzuV8MNHaIOvGtiRNBYPgL44an1iUUvXHDMYgrzdrHD8KuoT3O/SMtbm+sMr9JPExnKeSFeNMmB5zGWop2clBm6X4Sw30YHVseZnx7oEMMJQhPRsC05VCmT1+atjPK1oTEZ2zrHt4HNIbjkfOyuSBh2CInUW/QGWW7IIya2xgclgQetY6xyEFKaQiyw8Ogh9qDzUG+hCO6EJ0A98jYebDrFMKiRCc7rF0qWCfgCyRM034OKkOEapVbwA==",
        "ARC-Message-Signature": "i=1; a=rsa-sha256; c=relaxed/relaxed; d=microsoft.com;\n s=arcselector9901;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-AntiSpam-MessageData-ChunkCount:X-MS-Exchange-AntiSpam-MessageData-0:X-MS-Exchange-AntiSpam-MessageData-1;\n bh=s3n+GgbuKpe+3Sih6/N0v65MIva9E0f8+3x4VhtZJfc=;\n b=JAvCbi3Ky/UHOEExzL5RMeYPIFWHHTpmSqaHJBcXr4R+WzJbuZtUid34/0WeyOYClZQhF4R1G2x1wou+Bulie7CW8RHSe17nPD+kkgsU8S4v/jM9qKPHDTDLnp6DGbGGOozIsKDcryJ4flbZ9SlpgIWpayuieNH9HsdaC6FVeLoqY4c8XcfelxZEBN+rNGg8s0atEbYnisJM8HvtQBngQdKJqcmcGNH31RxJz5oO5v9isOfSIt7vuH5/TGUufxSKaO42Vxcn7qOcOG4/Rq7rsrmzzOcr6EQwdi/pI88XgbtPOrn4WSgr2PPSEWnSMFL3RByto16m7E4Ayquyc9k2Dw==",
        "ARC-Authentication-Results": "i=1; mx.microsoft.com 1; spf=pass (sender ip is\n 216.228.117.161) smtp.rcpttodomain=dpdk.org smtp.mailfrom=nvidia.com;\n dmarc=pass (p=reject sp=reject pct=100) action=none header.from=nvidia.com;\n dkim=none (message not signed); arc=none",
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/relaxed; d=Nvidia.com;\n s=selector2;\n h=From:Date:Subject:Message-ID:Content-Type:MIME-Version:X-MS-Exchange-SenderADCheck;\n bh=s3n+GgbuKpe+3Sih6/N0v65MIva9E0f8+3x4VhtZJfc=;\n b=jeApVrW4hyO7sELUE/at4kHGf0gLufEjqNWFI+cPsIJYM42fTIepZnS++N07eDhbaPL8iJwV+zGwV5761qaj4wWPjP+HM/RKQ86g095c4nMMnNDQGIORv8wa+oX6b6ipgyfqeYllp9ykLcJxhoweOjTdFs4Lo34aoHEL9Kfy/K3PRCSARkBcLDfsmKxZQwyzrBzOfw1eq3RE2dIoPykcn04i2+9W2+rTfxVQJ4wgXpJtx7MBCEDWTeCSGwevqkAQgrNak4ObNtCH5BD2grTCeM3mvEVI//JS+3RDqPj/rJEYZdexoyc1idpWZk5kUTjlgs9Nv5vgZQZiP47ZEmBdZg==",
        "X-MS-Exchange-Authentication-Results": "spf=pass (sender IP is 216.228.117.161)\n smtp.mailfrom=nvidia.com;\n dkim=none (message not signed)\n header.d=none;dmarc=pass action=none header.from=nvidia.com;",
        "Received-SPF": "Pass (protection.outlook.com: domain of nvidia.com designates\n 216.228.117.161 as permitted sender) receiver=protection.outlook.com;\n client-ip=216.228.117.161; helo=mail.nvidia.com; pr=C",
        "From": "Gregory Etelson <getelson@nvidia.com>",
        "To": "<dev@dpdk.org>",
        "CC": "<getelson@nvidia.com>, =?utf-8?b?wqA=?= <mkashani@nvidia.com>,\n <rasland@nvidia.com>, Hamdan Igbaria <hamdani@nvidia.com>,\n Suanming Mou <suanmingm@nvidia.com>, Matan Azrad <matan@nvidia.com>,\n Viacheslav Ovsiienko <viacheslavo@nvidia.com>, Ori Kam <orika@nvidia.com>",
        "Subject": "[PATCH v6 01/10] net/mlx5/hws: add support for reformat DevX object",
        "Date": "Wed, 25 Oct 2023 14:22:22 +0300",
        "Message-ID": "<20231025112232.201606-2-getelson@nvidia.com>",
        "X-Mailer": "git-send-email 2.39.2",
        "In-Reply-To": "<20231025112232.201606-1-getelson@nvidia.com>",
        "References": "<20231017080928.30454-1-getelson@nvidia.com>\n <20231025112232.201606-1-getelson@nvidia.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "Content-Type": "text/plain",
        "X-Originating-IP": "[10.126.230.35]",
        "X-ClientProxiedBy": "rnnvmail202.nvidia.com (10.129.68.7) To\n rnnvmail201.nvidia.com (10.129.68.8)",
        "X-EOPAttributedMessage": "0",
        "X-MS-PublicTrafficType": "Email",
        "X-MS-TrafficTypeDiagnostic": "CO1PEPF000044FA:EE_|SJ0PR12MB5439:EE_",
        "X-MS-Office365-Filtering-Correlation-Id": "b15a7e80-ca5f-4d78-5c4c-08dbd54cc124",
        "X-MS-Exchange-SenderADCheck": "1",
        "X-MS-Exchange-AntiSpam-Relay": "0",
        "X-Microsoft-Antispam": "BCL:0;",
        "X-Microsoft-Antispam-Message-Info": "\n 9qCSp4rCj740heZ6yc1AXHactnjpl9sB32TY9tDSK5g2TzHFhCMQws3Jtd+qZC2EHV248SKvJAo4P4tBjrL4PgRpapUIfzbSuVVBzM0XmCjnUuc+FZ23rnrt3Uo8ohleTeuQBPPiRPTlWFK35ZU0+AIi3wgCcFwqUgL2bYL1V+vHEp6cowHYVs6o8Drq7iN80gXfMplGU3kvs/oadu4HSQrsdK6JKeuMdK/qRcDh27KqSWsna1u+MfY897m6eKiYD9wTGVpJAwcacOBfMdrQmRzb0l8AMoqf90wu5NnNxl0HPYi1R1+Bmf3PMeLWfok5ff/H8xbScyNLglyJiLupJZ6ZG2BJcaw2kPhcC3YBEpVO+qg1fzyODcusm6CIWgSnpnRTOa8gUYbQwBVlFnajQsfDSAPsUZDl1PctAsfnOx/nJkKulp7LA09zhHo+qDNH9OcVPqKoYRAhhbSLoqxsqA7l2+UPo9y3SridrNw+V4pTycLeQMCq15g441EkBAvpJSC55rSmFcSG1ft3657Z2EQZPsiCI5TnGdfHHsxoPzr05X6D/rH4WDRN1KyJpx6OBUccyun8CJoBKmpZo3OunPH43rnC0G1EuqBUoI9uxjQkljm1NzW8Sx0hh2v3RfqfjUtchsoA/fuSYzfn0RbkOlYS3BYqUZuoqt8QFvRYH1vq7gz+xK8WL3DMaXWliTJgrfhNdW/EypfmBwvZopkPskhKSVqER3ppVEEtW7YBMvGeQDieFy5Pm2jLDA/yiOPp",
        "X-Forefront-Antispam-Report": "CIP:216.228.117.161; CTRY:US; LANG:en; SCL:1;\n SRV:;\n IPV:NLI; SFV:NSPM; H:mail.nvidia.com; PTR:dc6edge2.nvidia.com; CAT:NONE;\n SFS:(13230031)(4636009)(346002)(136003)(376002)(39860400002)(396003)(230922051799003)(186009)(451199024)(1800799009)(82310400011)(64100799003)(40470700004)(36840700001)(46966006)(55016003)(36756003)(86362001)(2906002)(82740400003)(54906003)(316002)(70586007)(356005)(6666004)(7696005)(107886003)(16526019)(70206006)(1076003)(7636003)(478600001)(26005)(6286002)(426003)(47076005)(83380400001)(40480700001)(336012)(4326008)(40460700003)(5660300002)(41300700001)(2616005)(8676002)(36860700001)(8936002)(66899024)(6916009);\n DIR:OUT; SFP:1101;",
        "X-OriginatorOrg": "Nvidia.com",
        "X-MS-Exchange-CrossTenant-OriginalArrivalTime": "25 Oct 2023 11:23:03.6579 (UTC)",
        "X-MS-Exchange-CrossTenant-Network-Message-Id": "\n b15a7e80-ca5f-4d78-5c4c-08dbd54cc124",
        "X-MS-Exchange-CrossTenant-Id": "43083d15-7273-40c1-b7db-39efd9ccc17a",
        "X-MS-Exchange-CrossTenant-OriginalAttributedTenantConnectingIp": "\n TenantId=43083d15-7273-40c1-b7db-39efd9ccc17a; Ip=[216.228.117.161];\n Helo=[mail.nvidia.com]",
        "X-MS-Exchange-CrossTenant-AuthSource": "\n CO1PEPF000044FA.namprd21.prod.outlook.com",
        "X-MS-Exchange-CrossTenant-AuthAs": "Anonymous",
        "X-MS-Exchange-CrossTenant-FromEntityHeader": "HybridOnPrem",
        "X-MS-Exchange-Transport-CrossTenantHeadersStamped": "SJ0PR12MB5439",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org"
    },
    "content": "From: Hamdan Igbaria <hamdani@nvidia.com>\n\nAdd support for creation of packet reformat object,\nvia the ALLOC_PACKET_REFORMAT_CONTEXT command.\n\nSigned-off-by: Hamdan Igbaria <hamdani@nvidia.com>\nAcked-by: Suanming Mou <suanmingm@nvidia.com>\n---\n drivers/common/mlx5/mlx5_prm.h         | 39 +++++++++++++++++\n drivers/net/mlx5/hws/mlx5dr_cmd.c      | 60 ++++++++++++++++++++++++++\n drivers/net/mlx5/hws/mlx5dr_cmd.h      | 11 +++++\n drivers/net/mlx5/hws/mlx5dr_internal.h |  5 +++\n drivers/net/mlx5/hws/mlx5dr_send.c     |  5 ---\n 5 files changed, 115 insertions(+), 5 deletions(-)",
    "diff": "diff --git a/drivers/common/mlx5/mlx5_prm.h b/drivers/common/mlx5/mlx5_prm.h\nindex 6e181a0eca..4192fff55b 100644\n--- a/drivers/common/mlx5/mlx5_prm.h\n+++ b/drivers/common/mlx5/mlx5_prm.h\n@@ -1218,6 +1218,8 @@ enum {\n \tMLX5_CMD_OP_CREATE_FLOW_GROUP = 0x933,\n \tMLX5_CMD_OP_SET_FLOW_TABLE_ENTRY = 0x936,\n \tMLX5_CMD_OP_MODIFY_FLOW_TABLE = 0x93c,\n+\tMLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT = 0x93d,\n+\tMLX5_CMD_OP_DEALLOC_PACKET_REFORMAT_CONTEXT = 0x93e,\n \tMLX5_CMD_OP_ALLOC_FLOW_COUNTER = 0x939,\n \tMLX5_CMD_OP_QUERY_FLOW_COUNTER = 0x93b,\n \tMLX5_CMD_OP_CREATE_GENERAL_OBJECT = 0xa00,\n@@ -5191,6 +5193,43 @@ struct mlx5_ifc_modify_flow_table_out_bits {\n \tu8 reserved_at_40[0x60];\n };\n \n+struct mlx5_ifc_packet_reformat_context_in_bits {\n+\tu8 reformat_type[0x8];\n+\tu8 reserved_at_8[0x4];\n+\tu8 reformat_param_0[0x4];\n+\tu8 reserved_at_16[0x6];\n+\tu8 reformat_data_size[0xa];\n+\n+\tu8 reformat_param_1[0x8];\n+\tu8 reserved_at_40[0x8];\n+\tu8 reformat_data[6][0x8];\n+\n+\tu8 more_reformat_data[][0x8];\n+};\n+\n+struct mlx5_ifc_alloc_packet_reformat_context_in_bits {\n+\tu8 opcode[0x10];\n+\tu8 uid[0x10];\n+\n+\tu8 reserved_at_20[0x10];\n+\tu8 op_mod[0x10];\n+\n+\tu8 reserved_at_40[0xa0];\n+\n+\tu8 packet_reformat_context[];\n+};\n+\n+struct mlx5_ifc_alloc_packet_reformat_out_bits {\n+\tu8 status[0x8];\n+\tu8 reserved_at_8[0x18];\n+\n+\tu8 syndrome[0x20];\n+\n+\tu8 packet_reformat_id[0x20];\n+\n+\tu8 reserved_at_60[0x20];\n+};\n+\n /* CQE format mask. */\n #define MLX5E_CQE_FORMAT_MASK 0xc\n \ndiff --git a/drivers/net/mlx5/hws/mlx5dr_cmd.c b/drivers/net/mlx5/hws/mlx5dr_cmd.c\nindex 594c59aee3..0ccbaee961 100644\n--- a/drivers/net/mlx5/hws/mlx5dr_cmd.c\n+++ b/drivers/net/mlx5/hws/mlx5dr_cmd.c\n@@ -780,6 +780,66 @@ mlx5dr_cmd_sq_create(struct ibv_context *ctx,\n \treturn devx_obj;\n }\n \n+struct mlx5dr_devx_obj *\n+mlx5dr_cmd_packet_reformat_create(struct ibv_context *ctx,\n+\t\t\t\t  struct mlx5dr_cmd_packet_reformat_create_attr *attr)\n+{\n+\tuint32_t out[MLX5_ST_SZ_DW(alloc_packet_reformat_out)] = {0};\n+\tsize_t insz, cmd_data_sz, cmd_total_sz;\n+\tstruct mlx5dr_devx_obj *devx_obj;\n+\tvoid *prctx;\n+\tvoid *pdata;\n+\tvoid *in;\n+\n+\tcmd_total_sz = MLX5_ST_SZ_BYTES(alloc_packet_reformat_context_in);\n+\tcmd_total_sz += MLX5_ST_SZ_BYTES(packet_reformat_context_in);\n+\tcmd_data_sz = MLX5_FLD_SZ_BYTES(packet_reformat_context_in, reformat_data);\n+\tinsz = align(cmd_total_sz + attr->data_sz - cmd_data_sz, DW_SIZE);\n+\tin = simple_calloc(1, insz);\n+\tif (!in) {\n+\t\trte_errno = ENOMEM;\n+\t\treturn NULL;\n+\t}\n+\n+\tMLX5_SET(alloc_packet_reformat_context_in, in, opcode,\n+\t\t MLX5_CMD_OP_ALLOC_PACKET_REFORMAT_CONTEXT);\n+\n+\tprctx = MLX5_ADDR_OF(alloc_packet_reformat_context_in, in,\n+\t\t\t     packet_reformat_context);\n+\tpdata = MLX5_ADDR_OF(packet_reformat_context_in, prctx, reformat_data);\n+\n+\tMLX5_SET(packet_reformat_context_in, prctx, reformat_type, attr->type);\n+\tMLX5_SET(packet_reformat_context_in, prctx, reformat_param_0, attr->reformat_param_0);\n+\tMLX5_SET(packet_reformat_context_in, prctx, reformat_data_size, attr->data_sz);\n+\tmemcpy(pdata, attr->data, attr->data_sz);\n+\n+\tdevx_obj = simple_malloc(sizeof(*devx_obj));\n+\tif (!devx_obj) {\n+\t\tDR_LOG(ERR, \"Failed to allocate memory for packet reformat object\");\n+\t\trte_errno = ENOMEM;\n+\t\tgoto out_free_in;\n+\t}\n+\n+\tdevx_obj->obj = mlx5_glue->devx_obj_create(ctx, in, insz, out, sizeof(out));\n+\tif (!devx_obj->obj) {\n+\t\tDR_LOG(ERR, \"Failed to create packet reformat\");\n+\t\trte_errno = errno;\n+\t\tgoto out_free_devx;\n+\t}\n+\n+\tdevx_obj->id = MLX5_GET(alloc_packet_reformat_out, out, packet_reformat_id);\n+\n+\tsimple_free(in);\n+\n+\treturn devx_obj;\n+\n+out_free_devx:\n+\tsimple_free(devx_obj);\n+out_free_in:\n+\tsimple_free(in);\n+\treturn NULL;\n+}\n+\n int mlx5dr_cmd_sq_modify_rdy(struct mlx5dr_devx_obj *devx_obj)\n {\n \tuint32_t out[MLX5_ST_SZ_DW(modify_sq_out)] = {0};\ndiff --git a/drivers/net/mlx5/hws/mlx5dr_cmd.h b/drivers/net/mlx5/hws/mlx5dr_cmd.h\nindex 8a495db9b3..f45b6c6b07 100644\n--- a/drivers/net/mlx5/hws/mlx5dr_cmd.h\n+++ b/drivers/net/mlx5/hws/mlx5dr_cmd.h\n@@ -155,6 +155,13 @@ struct mlx5dr_cmd_allow_other_vhca_access_attr {\n \tuint8_t access_key[ACCESS_KEY_LEN];\n };\n \n+struct mlx5dr_cmd_packet_reformat_create_attr {\n+\tuint8_t type;\n+\tsize_t data_sz;\n+\tvoid *data;\n+\tuint8_t reformat_param_0;\n+};\n+\n struct mlx5dr_cmd_query_ft_caps {\n \tuint8_t max_level;\n \tuint8_t reparse;\n@@ -285,6 +292,10 @@ mlx5dr_cmd_forward_tbl_create(struct ibv_context *ctx,\n \n void mlx5dr_cmd_forward_tbl_destroy(struct mlx5dr_cmd_forward_tbl *tbl);\n \n+struct mlx5dr_devx_obj *\n+mlx5dr_cmd_packet_reformat_create(struct ibv_context *ctx,\n+\t\t\t\t  struct mlx5dr_cmd_packet_reformat_create_attr *attr);\n+\n struct mlx5dr_devx_obj *\n mlx5dr_cmd_alias_obj_create(struct ibv_context *ctx,\n \t\t\t    struct mlx5dr_cmd_alias_obj_create_attr *alias_attr);\ndiff --git a/drivers/net/mlx5/hws/mlx5dr_internal.h b/drivers/net/mlx5/hws/mlx5dr_internal.h\nindex c3c077667d..3770d28e62 100644\n--- a/drivers/net/mlx5/hws/mlx5dr_internal.h\n+++ b/drivers/net/mlx5/hws/mlx5dr_internal.h\n@@ -91,4 +91,9 @@ static inline uint64_t roundup_pow_of_two(uint64_t n)\n \treturn n == 1 ? 1 : 1ULL << log2above(n);\n }\n \n+static inline unsigned long align(unsigned long val, unsigned long align)\n+{\n+\treturn (val + align - 1) & ~(align - 1);\n+}\n+\n #endif /* MLX5DR_INTERNAL_H_ */\ndiff --git a/drivers/net/mlx5/hws/mlx5dr_send.c b/drivers/net/mlx5/hws/mlx5dr_send.c\nindex e58fdeb117..622d574bfa 100644\n--- a/drivers/net/mlx5/hws/mlx5dr_send.c\n+++ b/drivers/net/mlx5/hws/mlx5dr_send.c\n@@ -668,11 +668,6 @@ static int mlx5dr_send_ring_create_sq_obj(struct mlx5dr_context *ctx,\n \treturn err;\n }\n \n-static inline unsigned long align(unsigned long val, unsigned long align)\n-{\n-\treturn (val + align - 1) & ~(align - 1);\n-}\n-\n static int mlx5dr_send_ring_open_sq(struct mlx5dr_context *ctx,\n \t\t\t\t    struct mlx5dr_send_engine *queue,\n \t\t\t\t    struct mlx5dr_send_ring_sq *sq,\n",
    "prefixes": [
        "v6",
        "01/10"
    ]
}