Show a cover letter.

GET /api/covers/690/?format=api
HTTP 200 OK
Allow: GET, HEAD, OPTIONS
Content-Type: application/json
Vary: Accept

{
    "id": 690,
    "url": "http://patches.dpdk.org/api/covers/690/?format=api",
    "web_url": "http://patches.dpdk.org/project/dpdk/cover/20240226170818.533793-1-ciara.power@intel.com/",
    "project": {
        "id": 1,
        "url": "http://patches.dpdk.org/api/projects/1/?format=api",
        "name": "DPDK",
        "link_name": "dpdk",
        "list_id": "dev.dpdk.org",
        "list_email": "dev@dpdk.org",
        "web_url": "http://core.dpdk.org",
        "scm_url": "git://dpdk.org/dpdk",
        "webscm_url": "http://git.dpdk.org/dpdk",
        "list_archive_url": "https://inbox.dpdk.org/dev",
        "list_archive_url_format": "https://inbox.dpdk.org/dev/{}",
        "commit_url_format": ""
    },
    "msgid": "<20240226170818.533793-1-ciara.power@intel.com>",
    "list_archive_url": "https://inbox.dpdk.org/dev/20240226170818.533793-1-ciara.power@intel.com",
    "date": "2024-02-26T17:08:14",
    "name": "[v3,0/4] add new QAT gen3 and gen5",
    "submitter": {
        "id": 978,
        "url": "http://patches.dpdk.org/api/people/978/?format=api",
        "name": "Power, Ciara",
        "email": "ciara.power@intel.com"
    },
    "mbox": "http://patches.dpdk.org/project/dpdk/cover/20240226170818.533793-1-ciara.power@intel.com/mbox/",
    "series": [
        {
            "id": 31228,
            "url": "http://patches.dpdk.org/api/series/31228/?format=api",
            "web_url": "http://patches.dpdk.org/project/dpdk/list/?series=31228",
            "date": "2024-02-26T17:08:14",
            "name": "add new QAT gen3 and gen5",
            "version": 3,
            "mbox": "http://patches.dpdk.org/series/31228/mbox/"
        }
    ],
    "comments": "http://patches.dpdk.org/api/covers/690/comments/",
    "headers": {
        "Return-Path": "<dev-bounces@dpdk.org>",
        "X-Original-To": "patchwork@inbox.dpdk.org",
        "Delivered-To": "patchwork@inbox.dpdk.org",
        "Received": [
            "from mails.dpdk.org (mails.dpdk.org [217.70.189.124])\n\tby inbox.dpdk.org (Postfix) with ESMTP id 8A3D043BF1;\n\tMon, 26 Feb 2024 18:08:25 +0100 (CET)",
            "from mails.dpdk.org (localhost [127.0.0.1])\n\tby mails.dpdk.org (Postfix) with ESMTP id 48A1D402B2;\n\tMon, 26 Feb 2024 18:08:25 +0100 (CET)",
            "from mgamail.intel.com (mgamail.intel.com [192.198.163.14])\n by mails.dpdk.org (Postfix) with ESMTP id A50C640144\n for <dev@dpdk.org>; Mon, 26 Feb 2024 18:08:23 +0100 (CET)",
            "from orviesa002.jf.intel.com ([10.64.159.142])\n by fmvoesa108.fm.intel.com with ESMTP/TLS/ECDHE-RSA-AES256-GCM-SHA384;\n 26 Feb 2024 09:08:23 -0800",
            "from silpixa00401797.ir.intel.com (HELO\n silpixa00400355.ger.corp.intel.com) ([10.237.222.113])\n by orviesa002.jf.intel.com with ESMTP; 26 Feb 2024 09:08:21 -0800"
        ],
        "DKIM-Signature": "v=1; a=rsa-sha256; c=relaxed/simple;\n d=intel.com; i=@intel.com; q=dns/txt; s=Intel;\n t=1708967304; x=1740503304;\n h=from:to:cc:subject:date:message-id:in-reply-to:\n references:mime-version:content-transfer-encoding;\n bh=IV8Idwt9Jq9EiSis/f2+BSyfhbUA/TF/Xaylt3VTCSM=;\n b=fZuaG1aSl/Obk9RTN19FjtlCKv+kgiTWkBRPOeX2yXdmWw29q4tDeQRG\n iFzAj0roOQqA1qgQftSZWI/eqw7p4Bihe9axOEBvuJxcvwyLu45/25+FT\n IK+jsx9iqn6y+GQE1WgmHX13TOm7aW+GOi+sgS+HtHQktEaRLsi+U2ejh\n fJivwppK58lJiHb8lSQkoE9xHSwSiLvkM+0Po7zhYffdgQe0dR/R0HubA\n +M7faFfT/qvOToBWvimOanScleTu3R6jDZdnBLGTNVADf5M38UJWOJ4y3\n dSByhjtWNy2gWVVnUCzfYfiimV7hw5EmCt3xwmtOF8X9aBnlTNM/3k3fc g==;",
        "X-IronPort-AV": [
            "E=McAfee;i=\"6600,9927,10996\"; a=\"3429528\"",
            "E=Sophos;i=\"6.06,186,1705392000\";\n   d=\"scan'208\";a=\"3429528\"",
            "E=Sophos;i=\"6.06,186,1705392000\"; d=\"scan'208\";a=\"37519632\""
        ],
        "X-ExtLoop1": "1",
        "From": "Ciara Power <ciara.power@intel.com>",
        "To": "dev@dpdk.org",
        "Cc": "arkadiuszx.kusztal@intel.com, gakhil@marvell.com,\n Ciara Power <ciara.power@intel.com>",
        "Subject": "[PATCH v3 0/4] add new QAT gen3 and gen5",
        "Date": "Mon, 26 Feb 2024 17:08:14 +0000",
        "Message-Id": "<20240226170818.533793-1-ciara.power@intel.com>",
        "X-Mailer": "git-send-email 2.25.1",
        "In-Reply-To": "<20231219155124.4133385-1-ciara.power@intel.com>",
        "References": "<20231219155124.4133385-1-ciara.power@intel.com>",
        "MIME-Version": "1.0",
        "Content-Transfer-Encoding": "8bit",
        "X-BeenThere": "dev@dpdk.org",
        "X-Mailman-Version": "2.1.29",
        "Precedence": "list",
        "List-Id": "DPDK patches and discussions <dev.dpdk.org>",
        "List-Unsubscribe": "<https://mails.dpdk.org/options/dev>,\n <mailto:dev-request@dpdk.org?subject=unsubscribe>",
        "List-Archive": "<http://mails.dpdk.org/archives/dev/>",
        "List-Post": "<mailto:dev@dpdk.org>",
        "List-Help": "<mailto:dev-request@dpdk.org?subject=help>",
        "List-Subscribe": "<https://mails.dpdk.org/listinfo/dev>,\n <mailto:dev-request@dpdk.org?subject=subscribe>",
        "Errors-To": "dev-bounces@dpdk.org"
    },
    "content": "This patchset adds support for two new QAT devices.\nA new GEN3 device, and a GEN5 device, both of which have\nwireless slice support for algorithms such as ZUC-256.\n\nSymmetric, asymmetric and compression are all supported\nfor these devices.\n\nv3:\n  - Modified year in licence tag of new gen5 files.\nv2:\n  - New patch added for gen5 device that reuses gen4 code,\n    and new gen3 wireless slice changes.\n  - Removed patch to disable asymmetric and compression.\n  - Documentation updates added.\n  - Fixed ZUC-256 IV modification for raw API path.\n  - Fixed setting extended protocol flag bit position.\n  - Added check for ZUC-256 wireless slice in slice map.\n\nCiara Power (4):\n  common/qat: add new gen3 device\n  common/qat: add zuc256 wireless slice for gen3\n  common/qat: add new gen3 CMAC macros\n  common/qat: add gen5 device\n\n doc/guides/compressdevs/qat_comp.rst         |   1 +\n doc/guides/cryptodevs/qat.rst                |   6 +\n doc/guides/rel_notes/release_24_03.rst       |   7 +\n drivers/common/qat/dev/qat_dev_gen4.c        |  31 ++-\n drivers/common/qat/dev/qat_dev_gen5.c        |  51 ++++\n drivers/common/qat/dev/qat_dev_gens.h        |  54 ++++\n drivers/common/qat/meson.build               |   3 +\n drivers/common/qat/qat_adf/icp_qat_fw.h      |   6 +-\n drivers/common/qat/qat_adf/icp_qat_fw_la.h   |  24 ++\n drivers/common/qat/qat_adf/icp_qat_hw.h      |  26 +-\n drivers/common/qat/qat_common.h              |   1 +\n drivers/common/qat/qat_device.c              |  19 ++\n drivers/common/qat/qat_device.h              |   2 +\n drivers/compress/qat/dev/qat_comp_pmd_gen4.c |   8 +-\n drivers/compress/qat/dev/qat_comp_pmd_gen5.c |  73 +++++\n drivers/compress/qat/dev/qat_comp_pmd_gens.h |  14 +\n drivers/crypto/qat/dev/qat_crypto_pmd_gen2.c |   7 +-\n drivers/crypto/qat/dev/qat_crypto_pmd_gen3.c |  63 ++++-\n drivers/crypto/qat/dev/qat_crypto_pmd_gen4.c |   4 +-\n drivers/crypto/qat/dev/qat_crypto_pmd_gen5.c | 278 +++++++++++++++++++\n drivers/crypto/qat/dev/qat_crypto_pmd_gens.h |  40 ++-\n drivers/crypto/qat/dev/qat_sym_pmd_gen1.c    |  43 +++\n drivers/crypto/qat/qat_sym_session.c         | 177 ++++++++++--\n drivers/crypto/qat/qat_sym_session.h         |   2 +\n 24 files changed, 889 insertions(+), 51 deletions(-)\n create mode 100644 drivers/common/qat/dev/qat_dev_gen5.c\n create mode 100644 drivers/compress/qat/dev/qat_comp_pmd_gen5.c\n create mode 100644 drivers/crypto/qat/dev/qat_crypto_pmd_gen5.c"
}